New Release of Cadence Incisive Platform Doubles Productivity of SoC Verification
SAN JOSE, Calif. -- 22 Jan 2013 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today introduced a new version of its leading functional verification platform and methodologies, featuring a broad set of new and enhanced capabilities which double the productivity of SoC verification over the previous release. Incisive® 12.2 delivers 2x performance, a new Incisive Debug Analyzer product, new low-power modeling, and hundreds of additional features needed to perform effective verification of todayâs complex intellectual property (IP) and SoCs.
For IP block-to-chip verification, enhancements include:
- Doubled performance from the simulator engine
- Improved debug capabilities with the recently introduced Incisive Debug Analyzer
- Automated Register Validation App that replaces hundreds of functional tests with a single formal analysis run
- Simplified coverage data analysis with the new Incisive Metrics Center feature
At the SoC level, Incisive 12.2 has greater capacity for longer running simulations, including those incorporating low-power and mixed-signal designs.
For SoC verification, enhancements include:
- An enhanced low-power algorithm in the simulator that delivers a 2x improvement in elaboration time. The new Incisive technology accurately models shutdown and recovery in low-power designs
- An integrated digital-centric mixed-signal solution that uses real number models (RNM), resulting in simulation speed increases of over 300x using wreal or SystemVerilog-RNM types
- Accelerated block and toggle coverage supported in Palladium XP Simulation Acceleration, reducing test time from hours to minutes
"Performance, scalability, and efficiency define our high-density switches," said Fred Homewood, chief technology officer and founder of Gnodal Ltd, which plans to deploy the Incisive 12.2 release to its team in 2013. âThe Incisive Platform and support team embodies these qualities, leading us to substantially increase our Incisive Enterprise Simulator licenses and deploy the Incisive Enterprise Manager and Incisive SimVision debug. We are implementing the metric-driven verification methodology and will use its automated verification planning capability to demonstrate our development productivity to our customers.â
âSome of our customers are building 200 million-gate SoCsâeven largerâat advanced nodes,â said Chi-Ping Hsu, senior vice president, Silicon Realization Group at Cadence. âThe successful verification of these designs is critical, and it requires the coordination of distributed worldwide teams. Unmatched in the breadth of its technology, Incisive 12.2 provides the productivity improvements these teams need to bring their designs to market fast and at high quality.â
The new Incisive release integrates with Cadence® verification IP for SoC verification, the Cadence Virtual System Platform for system verification, and the Palladium® XP for acceleration which includes the ability to hot-swap between software-based simulation and hardware-based acceleration.
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.
Related Semiconductor IP
- Multi-channel Ultra Ethernet TSS Transform Engine
- Configurable CPU tailored precisely to your needs
- Ultra high-performance low-power ADC
- HiFi iQ DSP
- CXL 4 Verification IP
Related News
- Cadence Unveils New Palladium Z2 Apps with Industry's First 4-State Emulation and Mixed-Signal Modeling to Accelerate SoC Verification
- UltraRISC Selects Valtrix STING for Verification of RISC-V SoC Designs
- DB GlobalChip Deploys Cadence's Spectre FX and AMS Designer, Accelerating IP Verification by 2X
- Cadence Advances Hyperscale SoC Design with Expanded IP Portfolio for TSMC N3E Process Featuring Next-Generation 224G-LR SerDes IP
Latest News
- Fraunhofer IPMS collaborates with Korean TSN Lab to further develop IP solutions for automotive and industrial connectivity
- Via Licensing Alliance Announces Longcheer and Desay SV as New Licensees to its Qi Wireless Power Patent Pool
- ASICLAND Signs New Contract with Global Neuromorphic AI Leader BrainChip
- Axelera AI Secures More Than $250 Million Funding on Global Commercial Growth
- Chips&Media Accelerates WAVE-N Ecosystem: Redefining the Future of Next-Generation Customized NPUs