Aldec's Active-HDL Verification Capabilities Enhanced to Support SystemVerilog Constructs and UVM
Henderson, USA – December 3, 2019 – Aldec, Inc., a pioneer in mixed HDL language simulation and hardware-assisted verification for FPGA and ASIC designs, has greatly enhanced the verification capabilities of Active-HDL™, the company’s popular Windows-based Integrated Development Environment (IDE) for FPGA design creation and simulation.
These enhancements include the ability to compile and simulate SystemVerilog verification constructs, which in turn makes Active-HDL ideal for use in Universal Verification Methodology (UVM) test environments, and for functional coverage and constrained randomization simulations. In addition, a 64- bit simulation capability has been added by default to selected popular configurations, along with enhancements to Active-HDL’s block diagram and state machine editors.
“Aldec has supported UVM since version 1.0 was approved in 2011,” comments Louie De Luna, Director of Marketing. “We first supported the methodology with our high-end mixed HDL simulator Riviera-PRO, and we’re delighted that our Active-HDL IDE now also supports the latest UVM library as IEEE 1800.2-2017, as this makes life much easier for our users wishing to run third party Verification IP (VIP). Also, in addition to supporting native SystemVerilog verification constructs, VHDL packages can be compiled in such a way they can be used as SystemVerilog packages in the simulator.”
Active-HDL’s Installshield program has also been enhanced, and now supports 4k screens, plus the tool’s GUI has received a makeover; with menu changes, and new icons and dialog boxes.
First launched in 1997, Active-HDL is Aldec’s flagship IDE for FPGA design and verification. Today, the tool’s design flow manager can evoke more than 200 EDA and FPGA tools - during design entry, simulation, synthesis and implementation – and allows design teams to remain within a single environment during the entire FPGA development process. Active-HDL supports industry leading FPGA devices from Intel®, Lattice®, Microsemi™ (Microchip™), Quicklogic®, Xilinx® and more.
Active-HDL 11.1 is now available for download and evaluation.
About Active-HDL
Active-HDL™ is a Windows® based, integrated FPGA Design Creation and Simulation solution for teambased environments. Active-HDL’s Integrated Design Environment (IDE) includes a full HDL and graphical design tool suite and RTL/gate-level mixed-language simulator for rapid deployment and verification of FPGA designs.
About Aldec
Aldec Inc., headquartered in Henderson, Nevada, is an industry leader in Electronic Design Verification and offers a patented technology suite including: RTL Design, RTL Simulators, Hardware-Assisted Verification, SoC and ASIC Prototyping, Design Rule Checking, CDC Verification, IP Cores, Requirements Lifecycle Management, DO-254 Functional Verification and Military/Aerospace solutions. www.aldec.com
Related Semiconductor IP
- NFC wireless interface supporting ISO14443 A and B with EEPROM on SMIC 180nm
- DDR5 MRDIMM PHY and Controller
- RVA23, Multi-cluster, Hypervisor and Android
- HBM4E PHY and controller
- LZ4/Snappy Data Compressor
Related News
- Aldec Releases Riviera-PRO(TM) 2008.02 with VHDL 2007, SystemC 2.2 and SystemVerilog (DPI)
- Paradigm Works Announces SystemVerilog FrameWorks Template Generator Support for UVM
- Aldec Adds UVM Transaction-Level Visual Debugging
- TVS Validates UVM based VIP with Aldec's Riviera-PRO Platform
Latest News
- CAST Releases First Dual LZ4 and Snappy Lossless Data Compression IP Core
- Arteris Wins “AI Engineering Innovation Award” at the 2025 AI Breakthrough Awards
- SEMI Forecasts 69% Growth in Advanced Chipmaking Capacity Through 2028 Due to AI
- eMemory’s NeoFuse OTP Qualifies on TSMC’s N3P Process, Enabling Secure Memory for Advanced AI and HPC Chips
- AIREV and Tenstorrent Unite to Launch Advanced Agentic AI Stack