Certus is pleased to offer Secure Digital compliant IOs in technology nodes.
- TSMC
- 28nm
- Silicon Proven
High-Speed I/O Pad Library IP cores provide the pad-level interface between silicon and the package or board environment in modern SoC and ASIC designs.
These IP cores support pad cells designed for higher data rates, signal integrity, and demanding interface requirements, helping designers create robust I/O implementations across digital, analog, and high-speed domains
This catalog allows you to compare High-Speed I/O Pad Library IP cores from leading vendors based on signal integrity, robustness, integration fit, and process node compatibility.
Whether you are designing high-speed interfaces, networking SoCs, storage controllers, or compute platforms, you can find the right High-Speed I/O Pad Library IP for your application.
Certus is pleased to offer Secure Digital compliant IOs in technology nodes.
LVDS IO handling data rate up to 50Mbps with maximum loading 60pF
KA16UGLVDS01ST001 is a LVDS IO handling data rate up to 50Mbps with a maximum loading of 60pF.
4 Gbps DDR CML receiver and transmitter
055TSMC_CML_01 is a library including: - CML receiver (CML_RX); - CML transmitter (CML_TX).
Library of LVDS IOs cells for TSMC 65LP
The nSIO2000_TS65LP_2V5_1V2 library is an IO cells library combining various LVDS and general purpose I/O powered at 2.5V/1.2V or…
Library of LVDS IOs cells for TSMC 40LP
The nSIO2000_TS40LP_2V5_1V1 library is an IO cells library combining various LVDS and general purpose I/O powered at 2.5V/1.1V or…
3.125 Gbps DDR 1-channel CML transmitter
065TSMC_CML_02 core logic interface includes signal pins (INP1, INP2 and INN1, INN2) for data transmission, control pin EN_TX to …
065TSMC_CML_01 core logic interface includes complementary output signal pins (OUTp, OUTn) for data transmission and enable pin E…
1 Gb/s LVDS Bidirectional IO on 12nm
The ODT-LVDS-BID1G-12nm is a high-speed Bidirectional LVDS IO cell capable of operating up to 1 Gb/s.
I/O Library with LVDS in SkyWater 90nm
A SkyWater I/O Library combining standard GPIO, I2C-compatible ODIO, analog I/O, and integrated LVDS for robust mixed-signal and …
TSMC N4P LVDS IO 1.2V MS add-on
Synopsys Low Voltage Differential Signaling (LVDS) IO library is a high-frequency interface that uses differential signals for da…
Synopsys Low Voltage Differential Signaling (LVDS) IO library is a high-frequency interface that uses differential signals for da…
TSMC N7 1.8V LVDS IO with CDM 7A, AG2 Platform
Synopsys Low Voltage Differential Signaling (LVDS) IO library is a high-frequency interface that uses differential signals for da…
Synopsys Low Voltage Differential Signaling (LVDS) IO library is a high-frequency interface that uses differential signals for da…
Synopsys Low Voltage Differential Signaling (LVDS) IO library is a high-frequency interface that uses differential signals for da…
Synopsys Low Voltage Differential Signaling (LVDS) IO library is a high-frequency interface that uses differential signals for da…
Synopsys Low Voltage Differential Signaling (LVDS) IO library is a high-frequency interface that uses differential signals for da…
Synopsys Low Voltage Differential Signaling (LVDS) IO library is a high-frequency interface that uses differential signals for da…
TSMC N3P 1.2V High-Speed Test IO
The AI and HPC industries are advancing toward chiplet-based designs to achieve superior performance, as traditional monolithic S…
Rad-Hard GPIO, ODIO & LVDS in SkyWater 90nm
A radiation-hardened SkyWater 90nm GPIO, ODIO and LVDS Interface.
0.9V SLVS Transceiver in TSMC 22nm
A 200Mbps 0.9V SLVS transceiver solution.