Vendor: Brisbane Silicon Category: Single-Protocol PHY

DisplayPort 1.2a TX PHY targeting 28nm Artix-7

DisplayPort 1.2a compatible AMD/Xilinx hardware specific Hardware proven on AMD/Xilinx 28nm FPGA fabric Fabric: 28nm Artix-7 Tran…

Overview

  • DisplayPort 1.2a compatible
  • AMD/Xilinx hardware specific
  • Hardware proven on AMD/Xilinx 28nm FPGA fabric
    • Fabric: 28nm Artix-7
    • Transceivers: GTPE-2

Key features

  • Supported link rates of 1.62, 2.7 and 5.4 Gbps.
  • Hardware proven.
  • Simulation testbench.
  • Example project, including firmware which performs link initialization with the PHY

Block Diagram

Files

Note: some files may require an NDA depending on provider policy.

Specifications

Identity

Part Number
DPTx 1.2 PHY
Vendor
Brisbane Silicon

Provider

Brisbane Silicon
HQ: Australia
- Provide top quality FPGA & ASIC products and consulting services. - Engage with existing customers by providing excellent customer support. - Participate in the global FPGA & ASIC industry through trade-shows, open-source development and blogging. - Further the Australian technology sector.

Learn more about Single-Protocol PHY IP core

UFS Goes Mainstream

UniversalFlash Storage (UFS) was created for mobile applications and computer systems requiring high performance and low power consumption. These systems typically use embedded Flash based on the JEDEC standard eMMC. UFS was defined by JEDEC as the evolutionary replacement for eMMC offering significantly higher memory bandwidth. The standard builds on existing standards such as the SCSI command set, the MIPI Alliance M-PHY and UniPro as well as eMMC form factors to simplify adoption and development.

Design IP Faster: Introducing the C~ High-Level Language

In this paper, we introduce a new high-level, dataflow programming language called C~ (“C flow”) that further increases productivity by raising the level of abstraction from behavioral descriptions, while overcoming the limitations of C for hardware design. We present the syntax and semantics of this language, and the framework that provides hardware and software code generation. This paper illustrates the benefits of using C~ for hardware design of a IEEE 802.3 MAC, synthesized for FPGA and for 90nm CMOS technology.

Universal Flash Storage: Mobilize Your Data

Universal Flash Storage (UFS) was created for mobile applications and computer systems requiring high performance and low power consumption. These systems typically use embedded Flash based on the JEDEC standard eMMC. UFS was defined by JEDEC as the evolutionary replacement for eMMC offering significantly higher memory bandwidth. The standard builds on existing standards such as the SCSI command set, the MIPI Alliance M-PHY and UniProSM as well as eMMC form factors to simplify adoption and development.

Can MIPI and MDDI Co-Exist?

Since MIPI and MDDI standards both target interfaces to cameras and displays on mobile devices, are two separate standards really needed?

Frequently asked questions about Single-Protocol PHY IP

What is DisplayPort 1.2a TX PHY targeting 28nm Artix-7?

DisplayPort 1.2a TX PHY targeting 28nm Artix-7 is a Single-Protocol PHY IP core from Brisbane Silicon listed on Semi IP Hub.

How should engineers evaluate this Single-Protocol PHY?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Single-Protocol PHY IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP