Aldec(R) Releases RTL Simulator with Enhanced Assertions and Xilinx(R) SecureIP Support
HENDERSON, Nev.-- December 21, 2009 --Aldec Corporation, a leader in RTL Simulation and Electronic Design Automation (EDA), releases its latest RTL and gate-level simulator, Active-HDL™ 8.2 sp1, for FPGA design and verification engineers. Active-HDL 8.2 sp1 includes full support for Xilinx® SecureIP, IEEE VHDL/Verilog® encrypted IP and an enhanced Assertions bundle option. The new Assertion bundle supports three Assertion types: IEEE 1800 SystemVerilog Assertions (SVA), Property Description Language (PSL) and Open Vera Assertions (OVA) for legacy designs. The bundle also supports a dedicated Assertions Viewer, Assertion debugging and complete visibility of Assertions, properties and Functional Coverage statements through the simulator.
Availability
Active-HDL 8.2 sp1 is available today and is sold directly from Aldec and its authorized world-wide distributors. For more product information, visit http://www.aldec.com/products/active-hdl. To download a free 20 day evaluation copy today, please visit http://www.aldec.com/Downloads/default.aspx.
About Active-HDL
Active-HDL is a brand-leading Windows® FPGA design and simulation solution. The product includes: an HDL Design tool suite, high-performance mixed-language simulator and a multi-vendor FPGA flow manager that controls Simulation, Synthesis and Implementation for Actel®, Altera®, Lattice®, Quicklogic® and Xilinx® FPGAs and more than eighty popular EDA tools, in a single environment. Active-HDL supports Windows® 7, Vista, XP and 2003, 32-bit and 64-bit operating systems.
About Aldec
Aldec Corporation is an industry-leader in Electronic Design Verification and offers a patented technology suite including: RTL Design, RTL Simulators, Hardware-Assisted Verification, Design Rule Checking, IP Cores, DO-254 Functional Verification and Military/Aerospace solutions. Aldec is a privately held corporation and employs approximately 200 people worldwide.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- Xilinx Extends Data Center Leadership with New Alveo U280 HBM2 Accelerator Card; Dell EMC First to Qualify Alveo U200
- Xilinx Advances State-of-the-Art in Integrated and Adaptable Solutions for Aerospace and Defense with Introduction of 16nm Defense-Grade UltraScale+ Portfolio
- Xilinx and Mipsology Release Integrated Solution for High-Performance Inference in Data Center
- Xilinx Extends Functional Safety into AI-class Devices
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers