Sital Delivers Mil-Std-1553 IP core with Multi-RT and Error Injection Capabilities
February 13, 2014 -- Until now, IP cores delivered to customers were mainly targeted for in-flight applications. This means that no errors are allowed to be generated from the system.
However, a recent customer application required Mil-Std-1553 testing capabilities from an already-existing flight system, so that the same system can be used as a bus simulator on the ground or as an in-flight operational system.
Multi-RT feature is an essential feature for a Mil-Std-1553 bus simulator. It means that a single 1553 node can be programmed to act as many 1553 Remote Terminals. The user can program the Remote Terminal (RT) addresses which are simulated and thus the unit will answer and create messages, as requested by a Bus Controller (BC) for the simulated RTs.
The Error Injection feature enables the system to simulate several types of errors which may occur on a 1553 network. Therefore, errors like Parity Error, Sync. Error, Zero-Crossing Error and others are all part of an advanced 1553 test and simulation system.
Same Hardware for Interface Card and Test Bench
Many avionics vendors, who develop avionic systems, are required to provide test benches for their systems. In many cases, developing the test bench is a high cost project, requiring development of boards, software and other simulation tools, usually at low volumes. Therefore the advantages of developing a single hardware that can be used both as a flight system and as a bus simulation tool are obvious. First - there is only need to develop a single hardware, and not require equipment from additional vendors for bus simulation and testing. Second - customers can re-use the software written originally for the actual system also for testing, ensuring lower development cost and enabling faster time to market.
Of-course, the customer needs to make sure that the test software is not loaded into the operational systems. This can be achieved by having a separate FPGA load file for each system and also by enabling or disabling the Multi-RT and Error Injection features by hardware. This means that the IP core can enable or disable the features, by reading hardware configuration bits, which are set differently between the tester and the in-flight system.
Both features can be added to Sital's standard Mil-Std-1553 IP core and are provided with software API, so that users can easily implement these test features into an existing Mil-Std-1553 system.
About Sital
Sital Technology is a leading provider of IP cores, components, boards and other products for Mil-Std-1553, Arinc 429, CAN-Bus and other avionics bus applications. Sital's customer list includes leading military and commercial organizations throughout the world. Among them are NASA, USAF, BAE, Honeywell, Thales, ECIL(India), Elbit, Rafael, Israeli Aerospace Industries (IAI) and many more.
Sital is certified for quality management standard - ISO 9001:2008 - for Design, Production and Sales of Software, Electronic Components and Products.
Related Semiconductor IP
- MIL-STD-1553 Bus Controller, Remote Terminal, and Monitor Terminal
- MIL-STD-1553 Verification IP
- DO-254 MIL-STD-1553 1.00a
- DO-254 compliant MIL-STD-1553B IP core
- Mil-Std-1553B/AS15531 Interface
Related News
- Creonic Updates Doppler Channel IP Core with Extended Frequency Band and Sampling Range
- Cadence Partners with TSMC to Power Next-Generation Innovations Using AI Flows and IP for TSMC Advanced Nodes and 3DFabric
- Sequans Expands Business Model with Technology IP Licensing and Engineering Services
- CAST Expands Security IP Portfolio with High Performance SM4 Cipher Core
Latest News
- Mixel MIPI IP Integrated into Automotive Radar Processors Supporting Safety-critical Applications
- GlobalFoundries and Navitas Semiconductor Partner to Accelerate U.S. GaN Technology and Manufacturing for AI Datacenters and Critical Power Applications
- VLSI EXPERT selects Innatera Spiking Neural Processors to build industry-led neuromorphic talent pool
- SkyWater Technology and Silicon Quantum Computing Team to Advance Hybrid Quantum-Classical Computing
- Dnotitia Revolutionizes AI Storage at SC25: New VDPU Accelerator Delivers Up to 9x Performance Boost