Vendor: Pacific MicroCHIP Corp. Category: PLL

Up to 60GHz Divide By 2 Prescaler with I and Q outputs in GiGe

The PMCC_DIV60G is a high speed (up to 60GHz) fully differential static frequency divider by 2, designed using Jazz SiGe120 (SBC1…

Tower 180nm SL Silicon Proven View all specifications

Overview

The PMCC_DIV60G is a high speed (up to 60GHz) fully differential static frequency divider by 2, designed using Jazz SiGe120 (SBC18HX) technology. Differential architecture ensures substrate and power supply noise immunity. Macro features input active balun and I/Q outputs with 50 Ohm terminated output drivers (optional). Operation frequencies, I/O signal levels, control functions and features can be customized upon special agreement.

Key features

  • Maximum input frequency: 60GHz
  • Fully differential 2 latch architecture
  • Differential quadrature output
  • Input active balun
  • Single 3.3V ±5% supply
  • Power consumption:
    • Core: 180mW
    • Active balun: 150mW
  • Layout area:
    • Core: 120x350 um
    • Core + Balun: 300x500 um

Benefits

  • Typical Applications
  • Prescaler for up to 60 GHz PLL Applications:
  • Phase–locked loop (PLL) applications from DC to 60 GHz
  • Point-to-point and point-to-multipoint radios
  • Broadband test and measurement equipment
  • Radar, electronic warfare, avionics, and space

What’s Included?

  • GDS II file
  • Netlist for Spectre simulation
  • Layout and Schematic (DRC & LVS) verification reports
  • Complete macro datasheet
  • Macro integration/application notes
  • Design kit and software related information
  • Optional deliverables are:
    • Library containing entire hierarchy of macro schematic and layout cells
    • Extracted views containing parasitic components from layout
    • Verilog-A model replicating macro functionally
    • Simulation test-benches
    • Optional components specific to macro: biasing, specialized I/Os, glue-logic, transmission lines etc.

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
Tower 180nm SL Silicon Proven

Specifications

Identity

Part Number
PMCC_DIV60G
Vendor
Pacific MicroCHIP Corp.

Provider

Pacific MicroCHIP Corp.
HQ: USA
Pacific MicroCHIP Corp. is a privately held ASIC design company headquartered in Culver City, California, USA. We provide ASIC products, design services and IP blocks for a wide range of ASICs used in precision instrumentation, fiber optic and wireless communications, DNA storage as well as for variety of other applications.

Learn more about PLL IP core

Creating a Frequency Plan for a System using a PLL

How do you ensure that every part of a system receives the clock it needs—without wasting power or sacrificing performance? The answer lies in creating a well-structured frequency plan built around a PLL.

Specifying a PLL Part 3: Jitter Budgeting for Synthesis

This white paper is aimed at system architects and physical implementation leaders working on the design of SoCs. It can be confusing to understand the impact of different jitter sources and how to calculate a jitter budget when specifying a digital system. This white paper explains how jitter changes the period of a clock and how to ensure that jitter has correctly been accounted for in the calculations for timing closure.

Specifying a PLL Part 2: Jitter Basics

This article explains a some of the key terminology and parameters commonly used to describe jitter. It will also help clarify the most important parameters for a some PLL applications, allowing the designer to better understand what is required from a PLL.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Achieving Groundbreaking Performance with a Digital PLL

This article compares analog, first-generation digital, and second-generation digital PLLs. It evaluates which type of PLL may be best in which situation. It further discloses a roadmap into other application areas, including general purpose / logic clocking, and regular low-jitter PLLs.

Frequently asked questions about PLL IP cores

What is Up to 60GHz Divide By 2 Prescaler with I and Q outputs in GiGe?

Up to 60GHz Divide By 2 Prescaler with I and Q outputs in GiGe is a PLL IP core from Pacific MicroCHIP Corp. listed on Semi IP Hub. It is listed with support for tower Silicon Proven.

How should engineers evaluate this PLL?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this PLL IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP