TCAM Synthesizable Transactor provides a smart way to verify the TCAM component of a SOC or a ASIC in Emulator or FPGA platform.
- FIFO / CAM
FIFO / CAM IP cores provide reusable on-chip storage structures for processors, controllers, and accelerators in modern SoC and ASIC designs.
These IP cores support specialized memory structures for buffering, lookup, and high-speed associative access, helping designers balance density, speed, power, and reliability in memory-centric subsystems
This catalog allows you to compare FIFO / CAM IP cores from leading vendors based on density, performance, power efficiency, and process node compatibility.
Whether you are designing networking chips, search engines in hardware, buffering subsystems, or control datapaths, you can find the right FIFO / CAM IP for your application.
TCAM Synthesizable Transactor provides a smart way to verify the TCAM component of a SOC or a ASIC in Emulator or FPGA platform.
TCAM Memory Model provides an smart way to verify the TCAM component of a SOC or a ASIC.
eTCAM (Embedded Ternary Content Addressable Memory IP
TCAM can search for data that matches the input in one cycle from all the information stored in the memory.If there are multiple …
eTCAM (Embedded Ternary Content Addressable Memory IP
TCAM can search for data that matches the input in one cycle from all the information stored in the memory.If there are multiple …
Generates fully verified first-in, first-out (FIFO) memory queues ideal for applications requiring in-order data storage and retr…
The FIFO-CAM controls are designed to operate over a wide range of clock frequencies.
Low Power TCAM depth 1K and width upto 280
One of the lowest power TCAM in the industry yet one of the fastest, silicon proven, robust design available in various sizes.
Asynchronous FIFO with configurable flags and counts
The aFIFO2 controls are designed to ensure hazard free clock domain crossing between the read and write ports.
Synchronous FIFO with configurable flags and counts
The sFIFO controls are designed to operate over a wide range of clock frequencies.
TSMC CLN7FF Ternary Content Addressable Memory Compiler with Column Redundancy
IGMTLSX06A is a synchronous LVT / ULVT periphery high-density ternary content addressable memory (TCAM) with column redundancy fe…
TSMC CLN6FF Ternary Content Addressable Memory Compiler with Column Redundancy
IGMTLSX07A is a synchronous LVT / ULVT periphery high-density ternary content addressable memory (TCAM) with column redundancy fe…
TSMC CLN5FF Ternary Content Addressable Memory Compiler with Column Redundancy
IGMTLSY01A is a synchronous LVTLL / LVT / ULVT periphery high-density ternary content addressable memory (TCAM) with column redun…
TSMC CLN12FFC Ternary Content Addressable Memory Compiler
IGMTLSV04A is a synchronous LVT / ULVT periphery high-density ternary content addressable memory (TCAM).
TSMC CLN16FFC Ternary Content Addressable Memory
IGMTLSLV02A is a synchronous LVT periphery high-density ternary content addressable memory (TCAM).
The AXI Virtual controller is provided under the terms of the XILINX End User License and is included with ISE® and Vivado™ desig…
The AXI Streaming FIFO allows memory mapped access to a AXI Streaming interface.
This core allows memory mapped access to a LocalLink interface.
The LogiCORE™ IP FIFO Generator core generates fully verified first-in, first-out (FIFO) memory queues ideal for applications req…
UMC 28HPC process standard synchronous high density TCAM memory compiler
UMC 28HPC process standard synchronous high density TCAM memory compiler
UMC 40nm LP process standard synchronous high density TCAM memory compiler.
UMC 40nm LP process standard synchronous high density TCAM memory compiler.