Vendor: Renesas Category: ADC

Data Converter - 12bit 2MSps SAR ADC (TSMC CLN28HPM/HPC)

[Technology] Process : TSMC CLN28HPM/HPC Available metallization technologies :4X2Y2R+AP-RDL

TSMC 28nm HPM View all specifications

Overview

[Technology]
Process : TSMC CLN28HPM/HPC
Available metallization technologies :4X2Y2R+AP-RDL

Key features

  • Conversion method : Successive approximation
  • Resolution : 12bit
  • Conversion time : 0.5us
  • Differential nonlinearity : -1LSB(Min.)/+2LSB(Max)
  • Integral nonlinearity : -4LSB(Min.)/+4LSB(Max)
  • Supply voltage: VCCA=1.8+/-0.15V
  • Analog Input range : 0 to VCCA, single-ended.
  • 14ch analog inputs multiplexer included.

Block Diagram

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
TSMC 28nm HPM

Specifications

Identity

Part Number
12bit_2MSps_SAR_ADC (4Y2Y2R+AP-RDL)
Vendor
Renesas

Provider

Renesas
HQ: Japan
Renesas Electronics Corporation (TSE: 6723), a premier supplier of advanced semiconductor solutions, today announced it is expanding access to its extensive portfolio of intellectual property (IP) licenses that allow designers to meet a broad range of customized customer requirements in a rapidly changing industry. Renesas has incorporated a broad range of IP into its microcontrollers (MCUs) and system on chip (SoC) products spans, including central processing unit (CPU) IP, communication interface IP, timer IP, memory IP, and analog IP. Effective today, Renesas is offering customers access to the most highly sought assets from its IP portfolio. The first batch of offerings will consist of over 40 licenses, including CPU cores (RX, SH, etc.), timer IP for motor applications, USB cores, and SRAM. More licenses will be offered moving forward in response to demand.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is Data Converter - 12bit 2MSps SAR ADC (TSMC CLN28HPM/HPC)?

Data Converter - 12bit 2MSps SAR ADC (TSMC CLN28HPM/HPC) is a ADC IP core from Renesas listed on Semi IP Hub. It is listed with support for tsmc.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP