Vendor: Alphacore, Inc. Category: ADC

14-bit 12.5MSPS SAR ADC - Tower 65nm

The A14B12p5M is a high-performance, low-power analog-to-digital converter (ADC) intellectual property (IP) block designed for ap…

Tower 180nm SL View all specifications

Overview

The A14B12p5M is a high-performance, low-power analog-to-digital converter (ADC) intellectual property (IP) block designed for applications requiring both high speed and power efficiency. It offers 14-bit resolution with maximum sampling rate of 12.5 megasamples per second (MS/s), making it ideal for RF communications, radar sensing, and aerospace and defense applications.

In addition, the ADC consumes less than 10 mW, ensuring low power consumption for energy constrained applications. Designed in Tower Semiconductor’s 65 nm fabrication process, the A14B12p5M delivers high performance and power efficiency.

Key features

  • Resolution: 14-bits
  • Sampling rate: 12.5 MS/s
  • Architecture: SAR
  • Input Type: Differential 
  • Input Bandwidth: 6.25 MHz
  • Spurious-Free Dynamic Range: 69.6 dBc
  • Effective Number of Bits: 10.4
  • Process: TPSCo 65RFCMOS
  • Node: 65 nm
  • Metal Stack: 9M1F1L
  • Area: 0.1 mm2
  • Power: 6 mW
  • Current Status: GDSII Verified

What’s Included?

  • Silicon Validation Report
  • Layout View (GDSII)
  • Integration Support

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
Tower 180nm SL

Specifications

Identity

Part Number
A14B12p5M-TW65
Vendor
Alphacore, Inc.

Provider

Alphacore, Inc.
HQ: USA
Alphacore Inc., founded in 2012, is located in the innovative Silicon Desert of Arizona’s technology center. Our engineering and management team combines long histories of delivering innovative RF, analog and mixed signal products and imaging systems for critical systems with business success at companies from multi-nationals to start-ups. Our design team includes seasoned “Radiation Hardened By Design” (RHBD) experts, and we specialize in designing high performance microelectronics, and reliability or authentication tools for niche needs of demanding segments, including scientific research, aerospace, defense, medical imaging, and homeland security.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is 14-bit 12.5MSPS SAR ADC - Tower 65nm?

14-bit 12.5MSPS SAR ADC - Tower 65nm is a ADC IP core from Alphacore, Inc. listed on Semi IP Hub. It is listed with support for tower.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP