The agileCAM is a Ring Oscillator (RO) based clock attack monitor designed to detect clock attacks due to violation of the set-up…
- Mixed Signal Subsystem
- Available on request
- Now
Mixed-Signal Subsystem IP cores combine analog, mixed-signal, and digital control functions into a reusable subsystem architecture in modern SoC and ASIC designs.
These IP cores package multiple building blocks into a more integration-ready solution for common SoC functions such as sensing, power, timing, connectivity, or control
This catalog allows you to compare Mixed-Signal Subsystem IP cores from leading vendors based on integration level, power efficiency, application fit, and process node compatibility.
Whether you are designing embedded SoCs, automotive electronics, industrial platforms, or IoT devices, you can find the right Mixed-Signal Subsystem IP for your application.
The agileCAM is a Ring Oscillator (RO) based clock attack monitor designed to detect clock attacks due to violation of the set-up…
Intelligent Sensor and Power Management Design Platform
The IQonIC Works ISP is an integrated ASIC design platform for low power analog/mixed signal ASICs for IoT, Smart Home, Healthcar…
IP Set for Miniaturized Telehealth Wearables
HealthIP™ is targeting portable health monitoring (telehealth/telemedicine) and wearable health monitoring devices.
Power and Clock Generation IP - GLOBALFOUNDRIES® 22FDX®
Tightly integrated power management platform with a soft-IP wrapper around Analog / Mixed-Signal hard macros which generate all s…
The agileEMSensor is a Ring Oscillator (RO) based sensor designed to detect electromagnetic fault injection (EMFI) attacks on cri…
Pre-verified Interface IP Subsystems reduce design risk and accelerate time-to-market
Customers are increasingly utilizing third-party standards-based IP in their designs, but face several challenges.
IoT applications increasingly require sensing capabilities that extend beyond what traditional sensors provide.
Sensors are becoming increasingly ubiquitous.
The agileSMU Subsystem is a low power integrated macro consisting of the essential IP blocks required to securely manage waking u…
The agilePMU Subsystem is an efficient and integrated Power Management Unit for SoCs/ASICs.
The agileSensorIF Subsystem is an efficient and integrated sensor interface for SoCs/ASICs.
To provide a solution to MMC cards, SMIC18_MMC_07E_4IN1 is consolidated by four independent IPs: SMIC18_PRG_03E_33T18V60_160mA, S…
To provide the solution of MMC cards, SMIC18_MMC_02 is devised by integrating together three independent IPs: SMIC18_PRG_06, SMIC…
To provide a solution to MMC cards, SMIC18_MMC_07C_4IN1 is consolidated by four independent IPs: SMIC18_PRG_03E_33T18V60_240mA, S…
To provide a solution to MMC cards, SMIC18_MMC_07E_4IN1 is consolidated by four independent IPs: SMIC18_PRG_03E_33T18V60_160mA, S…
Targeted in SMIC 0.13μm 1.2v/3.3v logic process, this IP integrates five sub-modules: 1.8~3.3v(1.62~3.6V) to 1.2v Regulator, 200M…
GMSC 0.18um MMC including PRG03,VDT01,POR03,ROSC01
To provide a solution to the MMC cards, GSMC18_MMC_03 is consolidated by four independent IPs: GSMC18_PRG_03, GSMC18_ROSC_01, GSM…
Including PRG03, ROSC01 and VDT01B
To provide a solution to MMC cards, SMIC18_MMC_07_3IN1 is consolidated by three independent IPs: SMIC18_PRG_03_33T18V60_240mA, SM…
including PRG06,VDT07 and ROSC02
To provide a solution of the MMC cards, SMIC18_MMC_06 is consolidated by three separate IPs: SMIC18_PRG_06, SMIC18_ROSC_02, and S…
including PRG03,VDT01,POR03,ROSC01
To provide a solution to the MMC cards, SMIC18_MMC_03_4IN1 is consolidated by four independent IPs: SMIC18_PRG_03_33T18V60_240mA,…