eInfochips announces DDR2 SDRAM SystemVerilog & VMM based Memory Model Generator Tool
Ahmedabad -- June 2, 2009 --
eInfochips, Inc., a leading IP driven ASIC/FPGA/SoC, Embedded Systems & Software design services company today announced the availability of DDR2 SDRAM SystemVerilog VMM (Verification Methodology Manual) based Memory Model Generator. This HVL based tool is an integrated solution to generate behavioral models for all leading memory vendors such as Micron®, Samsung®, Hynix® & Elpida® thereby shortening verification time & maximizing memory coverage.
“We are very pleased to announce the DDR2 SDRAM SystemVerilog & VMM based behavioral memory model generator tool that offers high-quality simulation models and verification environments,” states Nirav Shah, Director of Marketing at eInfochips. “We always look for solutions that add value to the overall development and benefits industry. This tool will be exceptionally beneficial to ASIC/Chip/SoC level verification teams and memory controller IP developers”.
With eInfochips’ DDR2 SDRAM model generator, it is possible to configure parameters of DDR2 SDRAM memory such as memory size, data width, clock rate, cycle time, CAS latency and data rate.
Key Features of Memory Generator Tool
The DDR2 SDRAM memory generator is a TCL/TK based tool that supports leading memory vendors like Micron®, Samsung®, Hynix® & Elpida® and preserves a large library of part numbers for each supported memory vendor. The tool can be operated in 2 modes – Typical Mode or Custom Mode. In the Typical Mode, a user may choose vendors and part numbers to generate the memory model. In the Custom Mode, a user may create customized behavioral model from scratch by configuring parameter of DDR2 SDRAM through the configuration selection algorithm (CSA).
Key Features of Generated Behavioral Models
The behavioral models are compliant to JEDEC standard JESD79 – 2D and ready to be plugged into Verification Environment. The models offer in-built coverage and can be configured to turn On/Off initialization, enable/disable DDR2 interface checkers and coverage.
Deliverables
Deliverables include completely verified SystemVerilog VMM based DDR2 SDRAM generator encrypted code, user guide and release notes.
For more information on this IP please visit: http://www.einfochips.com/services/asic/IP/DDR2-SDRAM-MemoryGenerator-SystemVerilog-VMM.php
Support & Availability
DDR2 SDRAM SystemVerilog VMM based memory generator tool is now available and comes with support. For pricing details write to us at sales@einfochips.com
Currently the tool supports DDR2 but is expandable to support DDR, DDR3, NAND Flash, NOR Flash, QDR, XDR.
About eInfochips
eInfochips is a leading IP driven design services company with the range of services & solutions in ASIC/Chip/SoC, Embedded System and Software. eInfochips’ Chip/ASIC group has capabilities spanning from ASIC/Chip design, verification, physical design, FPGA design & prototyping and IP Cores development and integration. eInfochips has contributed to over 130+ designs in automotive, consumer, semiconductor, avionics, networking/communication, video and security/surveillance industries through its wide array of RTL to GDS II services and solutions. For more information, go to www.einfochips.com
Related Semiconductor IP
- RISC-V CPU IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
Related News
- LSI Logic Unveils Industry's Highest Speed DDR-2 SDRAM Physical Layer Memory Interface
- Elpida and Rambus Modify and Extend SDRAM and DDR Patent Licensing Agreement; New agreement includes DDR2 and FB-DIMM innovations
- Altera and Industry-Leading Memory Vendors Deliver 533-Mbps DDR2 SDRAM Solution for Stratix II FPGAs
- Duolog releases SDRAM, DDR2 and NAND Flash sMEM synthesisable memory models to allow functional system validation in a simulation or emulation environment
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers