Synopsys Improves Automotive Functional Safety with Fast Soft-Error Analysis
SpyGlass DFT ADV Guides Design Changes for Improved ISO 26262 Metrics
MOUNTAIN VIEW, Calif., Oct 29, 2018 -- Synopsys, Inc. (Nasdaq: SNPS) today announced the general availability of new soft-error analysis functionality within its SpyGlass® DFT ADV tool. Output of this analysis directly guides efficient design changes resulting in targeted ISO 26262 functional safety metric improvements at the lowest cost. Analysis can be performed early in the design flow on either RTL- or gate-level netlists, minimizing impact to design schedules. Analysis takes just hours on even the largest designs. SpyGlass DFT ADV is fully ISO 26262 certified, enabling use on automotive designs.
Transient faults caused by soft errors can cause catastrophic failures during the operation of safety-critical electronic devices. The probability of avoiding such failures is reflected in the SPFM defined by the ISO 26262 functional safety standard. Minimum required SPFM values are specified by the standard for each of the defined automotive safety levels. Since the main effect of a soft error is an unintended change in the state of a register, a common approach to increasing a design's SPFM value is to use error-tolerant registers, such as those using a triple-flop voting approach. Usage of such registers must be very selective to minimize area overhead.
"Addressing soft-error effects is a critical component towards achieving necessary functional safety levels for our designs," said Akio Hirata, chief engineer, Fundamental Technology Development Group, Technology and Product Development Center at Panasonic Industrial Devices Systems and Technology Co., Ltd. "The fast metric analysis and flop identification provided by SpyGlass DFT ADV allows us to achieve necessary ISO 26262 SPFM levels while meeting aggressive area overhead constraints and design turnaround time goals."
The SpyGlass DFT ADV tool calculates SPFM metrics early in the design cycle. A unique static analysis approach based on signal probability propagation accurately estimates the SPFM metric for any portion of a design. Using this approach provides design teams the ability to identify and efficiently address SPFM hotspots. At the lowest level, a list of the design's flip-flops is generated and ordered based on each flop's contribution to SPFM loss. The minimum number of regular flops needing to be replaced with error-tolerant ones to achieve the desired SPFM value can then easily be determined. Flop substitutions are then performed within the place-and-route flow based on the generated minimum list. When coupled with IC Compiler™ II place-and-route through Synopsys' Test Fusion technology, further optimizations, such as ensuring minimum flop spacing within the added triple-flop registers to avoid multiple-upset events, can also be seamlessly achieved. All changes can then be verified with Formality® equivalence checking to ensure design consistency. Alternatively, larger blocks of logic contributing an aggregate SPFM loss can be managed using other techniques, such as adding redundant blocks or through the addition of safety monitors. Once the design has been completed, final SPFM metric verification can then be performed using simulation-based fault injection techniques, such as those offered by Synopsys' Z01X™ functional safety assurance solution.
"Our customers are increasingly concerned about meeting necessary functional safety levels in their designs," said Steve Pateras, senior director of marketing for Test Automation in Synopsys' Design Group. "We continue to focus on providing solutions that assist our customers in achieving necessary safety metrics with minimal impact to their designs and overall development schedules."
For more information on the comprehensive Synopsys Test solution, visit www.synopsys.com/test.
About Synopsys
Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software™ partner for innovative companies developing the electronic products and software applications we rely on every day. As the world's 15th largest software company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP and is also growing its leadership in software security and quality solutions. Whether you're a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing applications that require the highest security and quality, Synopsys has the solutions needed to deliver innovative, high-quality, secure products. Learn more at www.synopsys.com.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- Silicon Interfaces enhances Functional Safety ISO 26262-Compliant ASIL C Services Solution for Automotive
- proteanTecs Achieves ASIL-B Automotive Functional Safety Certification
- Dream Chip Technologies tapes out a 10-TOPS SoC in 22nm with a novel AI Accelerator and an Automotive Functional Safety Processor
- Arteris Ncore Cache Coherent Interconnect IP Certified for ISO 26262 Automotive Functional Safety Standard
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers