Realtek Deploys Cadence Tempus Timing Solution to Deliver Working Silicon on N12 Design
SAN JOSE, Calif. -- November 2, 2023 — Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced that Realtek successfully used the Cadence® Tempus™ Timing Solution to sign off an N12 high-performance CPU core while achieving significantly improved power, performance and area (PPA). By adopting the Tempus Timing Solution, Realtek realized a 2X boost in productivity and reduced design closure turnaround time by 50% versus their previous methodology. In addition, Realtek reduced their compute costs and memory footprint by 50%.
Cadence signoff solutions provided the Realtek team with several key benefits, including:
- Accurate golden signoff analysis: Cadence’s Tempus Timing Solution and Quantus™ Extraction Solution empowered the Realtek team to confidently deliver accurate, working silicon
- Improved productivity and reduced schedule time: The Tempus ECO Option with SmartMMMC Optimization enabled Realtek to converge timing closure faster with fewer iterations from within the Innovus™ Implementation System
- Compute resource savings: The Tempus CMMMC feature with concurrent multi-mode multi-corner technology allowed Realtek to implement all views in a single run so they could reach design closure faster while significantly conserving machine resources
“Meeting our time-to-market deadlines with optimally performing parts is crucial to our business, and the Cadence Tempus Timing Solution helped us achieve those goals,” said Yee-Wei Huang, vice president at Realtek. “Thanks to our successful N12 design project collaboration with Cadence, where we rapidly achieved working silicon, we plan to deploy the Tempus Timing Solution throughout multiple new projects across a wide range of technologies.”
“With advanced node designs and increasing complexity, it’s important that customers like Realtek have a fast path to increase productivity, meet time-to-market deadlines, and achieve optimal PPA,” said Sharad Mehrotra, vice president, R&D in the Digital & Signoff Group at Cadence. “By working closely with Realtek, we’ve validated that our timing signoff solutions strategy delivered on all the team’s key careabouts. Realtek has joined our growing list of signoff solution adopters, and we look forward to continuing our successful collaborations.”
The Tempus Timing Solution is part of the broader Cadence digital full flow, providing a fast path to signoff and design tapeout. The Tempus Timing Solution and digital full flow support the company’s Intelligent System Design™ strategy, accelerating SoC design excellence. For more information on the Tempus Timing Solution, please visit www.cadence.com/go/tempusrcs.
About Cadence
Cadence is a pivotal leader in electronic systems design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to complete systems for the most dynamic market applications, including hyperscale computing, 5G communications, automotive, mobile, aerospace, consumer, industrial and healthcare. For nine years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.
Related Semiconductor IP
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
- High Speed Ether 2/4/8-Lane 200G/400G/800G PCS
Related News
- Cadence Introduces the Tempus Timing Signoff Solution, Delivering Unprecedented Performance and Capacity in Design Closure and Signoff
- TSMC Certifies Cadence Tempus Timing Signoff Solution for 20nm Designs
- Hitachi Tapes Out 28nm Design with Cadence Tempus Timing Signoff Solution, Reducing Timing Closure by One Month
- Cadence Tempus Timing Signoff Solution Surpasses 200 Tapeout Milestone Within Two Years of Product Inception
Latest News
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy