Vendor: Synopsys, Inc. Category: MIPI PHY

MIPI D-PHY Bidirectional 2 Lanes in TSMC (40nm, 28nm, 16nm)

Synopsys’ IP D-PHY IP enables high-performance, low-power interface to SoCs, application processors, baseband processors, and per…

TSMC 40nm ULP eFlash Available on request View all specifications

Overview

Synopsys’ IP D-PHY IP enables high-performance, low-power interface to SoCs, application processors, baseband processors, and peripheral devices for mobile, automotive, artificial intelligence (AI), and IoT applications. The PHY, for mainstream and FinFET processes, is compliant with the D-PHY specification, operating at 10Gb/s aggregate data rate in 4 lanes. Supporting low-power state modes allows the IP to deliver low-power consumption at the maximum speed to address energy requirements of battery-operated devices. The Synopsys
D-PHY IP interoperates with Synopsys’ CSI-2 and DSI/DSI-2 controllers which support key features of the latest MIPI display and camera specifications. The Synopsys MIPI D-PHY IP is ASIL B Ready ISO 26262 certified, meeting the stringent requirements of automotive ADAS and Infotainment applications.

Key features

  • Compliant with the MIPI D-PHY specification
  • Fully verified hard macro
  • Up to 2.5 Gb/s per lane
  • Aggregate throughput up to 10 Gb/s in 4 data lanes
  • Support for the PHY Protocol Interface (PPI)
  • Low-power escape modes and ultra- low-power modes
  • Shutdown mode
  • SCAN and Loopback BIST modes
  • Extensive access to internal programmability registers

Benefits

  • Compliant with the MIPI D-PHY specification, v1.2
  • Fully integrated hard macro
  • Up to 2.5 Gbps per lane
  • Aggregate throughput up to 10 Gbps in 4 data lanes
  • Supports PHY Protocol Interface (PPI)
  • Low-power escape modes and ultra low- power state modes
  • Shutdown mode
  • SCAN and loopback BIST modes
  • Extensive access to internal programmability registers
  • Master, slave, TX- and RX-only configurations
  • Attachable PLL for master applications
  • Flexible input clock reference
  • 50% DDR output clock duty cycle
  • Silicon-proven, robust design available in advanced process technologies
  • ASIL B Ready ISO 26262 certified for Grade 1 and Grade 2 automotive design

Applications

  • CSI-2 Host
  • DSI Host
  • CSI-2 Device
  • DSI Device

What’s Included?

  • Databook
  • Behavioral model
  • LEF file
  • .LIB file
  • GDSII Layout Database

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
TSMC 40nm ULP eFlash Available on request

Specifications

Identity

Part Number
dwc_mipi_dphy_bd2_tsmc
Vendor
Synopsys, Inc.

Provider

Synopsys, Inc.
HQ: USA
Synopsys is a leading provider of high-quality, silicon-proven semiconductor IP solutions for SoC designs. The broad Synopsys IP portfolio includes logic libraries, embedded memories, analog IP, wired and wireless interface IP, security IP, embedded processors and subsystems. To accelerate IP integration, software development, and silicon bring-up, Synopsys’ IP Accelerated initiative provides architecture design expertise, pre-verified and customizable IP subsystems, hardening, and signal/power integrity analysis. Synopsys' extensive investment in IP quality, comprehensive technical support and robust IP development methodology enables designers to reduce integration risk and accelerate time-to-market.

Learn more about MIPI PHY IP core

Super Edge Medical SoC (SEMC)

Post Covid 19, the biggest bet for revival of the industry is on 5G proliferation across the world. It is widely expected that 5G’s Enhanced Mobile broadband (eMMB) with speeds as high as 20X of 4G speed, Ultra reliable and Low Latency Communication ( URLLC) and massive Machine type connectivity (mMTC) will transform the world.

Frequently asked questions about MIPI PHY IP

What is MIPI D-PHY Bidirectional 2 Lanes in TSMC (40nm, 28nm, 16nm)?

MIPI D-PHY Bidirectional 2 Lanes in TSMC (40nm, 28nm, 16nm) is a MIPI PHY IP core from Synopsys, Inc. listed on Semi IP Hub. It is listed with support for tsmc Available on request.

How should engineers evaluate this MIPI PHY?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this MIPI PHY IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP