Vendor: Logic Design Solutions Category: SATA Controller

LDS SATA RECORDER IP ON ARTIX 7

Key features

  • The LDS SATA RECORDER XA7 IP is a complete recorder sub-system IP. It can be configured according to the recording performance required and the quantity of the data to be recorded.
  • - The data can be recorded in FAT32 or in RAW format.
  • - The Ethernet link, when used, enables to download FAT32 files into your PC to process them later according to user application (It is not intended to record data, but it can do).
  • o 1Gbits LDS Mac in GMII or 10Gbits Ethernet LDS Mac with XGMII or XAUI interface.
  • o Manages jumbo frame until 9216 bytes
  • o Manages AoE protocol in State Machine
  • - The ‘Generator_Checker’ block enables to check any recording error in the data flow. This block generates a counter which is written into disks and then readback and compared in order to detect any recording error. The user data goes through this block with the help of asynchronous internal FIFO.
  • - A User Interface on a Hyperterminal enables to configure all the recording session (recording size, file size, raid0 strip, number of disk, Directory, etc…) and enables to run a write and read performance test of the system using the ‘Generator_Checker’ block. It enables you to check the performance of your systems, especially the disks.
  • Netlist and VHDL source code format is available for ease of customization. The C source code is always provided. It can be customized by Logic Design Solutions.

Block Diagram

Specifications

Identity

Part Number
LDS SATA RECORDER XA7 IP
Vendor
Logic Design Solutions
Type
Silicon IP

Files

Note: some files may require an NDA depending on provider policy.

Provider

Logic Design Solutions
HQ: FRANCE
Logic Design Solutions is an FPGA Design and Intellectual Property (IP) company that provides Design Services, IP (cores) and DO254 methodology to FPGA customers. We engage ourself to be your high standard quality solutions provider for FPGA cores and Design Services.

Learn more about SATA Controller IP core

An Effective way to drastically reduce bug fixing time in SoC Verification

Many times we are not aware of very useful EDA tool options which are already available. Even if such options are very well documented, we don't look at them and try them. But some options are very useful and if you know them, it makes job of design engineer and/or verification engineer very easy. Here, I am going to talk about one very powerful and useful VSIM option of QuestaSim. It is VCDSTIM option of VSIM.

Designing Around an Encrypted Netlist: Is The Pain Worth the Gain?

Oftentimes, in order to save on the cost of IP, a company will select an encrypted netlist as the deliverable instead of the RTL source code. This is especially common among companies looking to develop in FPGA devices where they can often get the necessary IP from their FPGA vendor.

STBus complex interconnect design and verification for a HDTV SoC

To support High Definition Television (HDTV) application, the System on Chip (SoC) presented in this paper has to support multiple and concurrent internal processes. Most of these operations read data from memory, process them and store the resulting data into memory. Each functional unit of the system is responsible for a specific data processing, but all the data are stored in the same shared external memories.

Frequently asked questions about SATA Controller IP

What is LDS SATA RECORDER IP ON ARTIX 7?

LDS SATA RECORDER IP ON ARTIX 7 is a SATA Controller IP core from Logic Design Solutions listed on Semi IP Hub.

How should engineers evaluate this SATA Controller?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this SATA Controller IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP