Sleep Management Subsystem
The agileSMU Subsystem is a low power integrated macro consisting of the essential IP blocks required to securely manage waking u…
Overview
The agileSMU Subsystem is a low power integrated macro consisting of the essential IP blocks required to securely manage waking up a SoC from sleep mode. Typically containing a programmable oscillator for low frequency SoC operation including a RTC, a number of low power comparators which can be used to initiate the wake-up sequence, and a power-on-reset which provides a robust, start-up reset to the SoC.
Equipped with an integrated digital controller, the agileSMU Subsystem offers precise control over wake-up commands and sequencing. Status monitors provide real-time feedback on the current state of the subsystem, ensuring optimal system performance over the full product lifecycle.
Agile Analog designs are based on tried and tested architectures to ensure reliability and functionality. Our design methodology is programmatic, systematic and repeatable leading to analog IP that is more verifiable, more robust and more reliable. Our methodology also allows us to quickly re-target our IP to different process options. We support all the major foundries including TSMC, GlobalFoundries, Samsung Foundry, Intel, and SMIC as well as other IC foundries and manufacturers. Please contact Agile Analog for further information.
Key features
- agilePOR - Power-On-Reset
- Start-up Time: 10us
- Assertion Time: 5us (typ)
- Configurable Trigger Thresholds
- Programmable Delay
- Current consumption: 1.5uA (typ)
- agileOSC_PROG - Programmable Relaxation Oscillator
- Programmable Relaxation Oscillator
- Frequency Range: 32kHz to 20MHz
- Trimmed Accuracy: ±2%
- agileCMP_LP - Low Power Comparator
- Active Current: 1.5uA
- Programmable Detection Threshold
- Optional Hysteresis
- agileSMU Subsystem
- Industry standard digital interface
- Configurable logic to control sequencing and monitoring
- Fully integrated macro
- Standard AMBA APB interface
Block Diagram
Files
Note: some files may require an NDA depending on provider policy.
Specifications
Identity
Provider
Learn more about Mixed Signal Subsystem IP core
Mixed Signal Design & Verification Methodology for Complex SoCs
Systematic approach to verification of a mixed signal IP - HSIC PHY case study
Customized PMICs with OTP in automotive and IoT
Effective Optimization of Power Management Architectures through Four standard "Interfaces for the Distribution of Power"
How to specify and integrate successfully a measurement analog front-end including its power computation engine in an energy metering IC
Frequently asked questions about Mixed-Signal Subsystem IP cores
What is Sleep Management Subsystem?
Sleep Management Subsystem is a Mixed Signal Subsystem IP core from Agile Analog listed on Semi IP Hub.
How should engineers evaluate this Mixed Signal Subsystem?
Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Mixed Signal Subsystem IP.
Can this semiconductor IP be compared with similar products?
Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.