Vendor: Synopsys, Inc. Category: Mixed Signal Subsystem

Pre-verified Interface IP Subsystems reduce design risk and accelerate time-to-market

Customers are increasingly utilizing third-party standards-based IP in their designs, but face several challenges.

Overview

Customers are increasingly utilizing third-party standards-based IP in their designs, but face several challenges. With more IP and more complex interface protocols, the integration effort to incorporate all of the IP into an SoC can take much longer. Companies are spending as much on integration effort as they are on their IP while project schedules are getting shorter.
Synopsys Interface IP Subsystems, one part of the IP Accelerated initiative, reduce design risk and accelerate time-to-market. The Synopsys Interface IP Subsystems consist of pre-validated, fully integrated solutions that utilize Synopsys’ IP and tools for the specific SoC application. Synopsys Interface
IP Subsystems reduce the overall effort and cost of assembling and integrating IP into an SoC, allowing designers to focus their efforts on differentiating their product and speeding time-to-market.

Benefits

  • Accelerate interface IP subsystem development for complex protocols, such as DDR, PCIe®, USB, and Ethernet, as well as multiprotocol subsystems
  • Meet critical project schedules by using Synopsys IP protocol and SoC design experts to configure and customize the pre-designed subsystem to the unique SoC requirements
  • Minimize the subsystem integration effort through the use of pre-validated subsystem and verification tests focused on SoC integration
  • Reduce overall development costs while enabling designers to focus on their key competencies
  • Provide functionality and value over simple integration of a PHY and controller by including a common register interface between the PHY and controller, debug logic, and more

What’s Included?

  • Pre-configured, pre-validated Synopsys IP for controllers, PHYs and verification IP (VIP)
  • Supplemental subsystem logic for clock, reset, DMA, interrupts, and memory maps
  • Power management, debug, and testability logic
  • Complete subsystem verification environment that can also be leveraged for SoC verification:
  • Scoreboard, checkers and monitors for easy SoC debug
  • Comprehensive suite of tests that can be reused at SoC level

Files

Note: some files may require an NDA depending on provider policy.

Specifications

Identity

Part Number
dwc_interface_ip_subsystems
Vendor
Synopsys, Inc.
Type
Silicon IP

Provider

Synopsys, Inc.
HQ: USA
Synopsys is a leading provider of high-quality, silicon-proven semiconductor IP solutions for SoC designs. The broad Synopsys IP portfolio includes logic libraries, embedded memories, analog IP, wired and wireless interface IP, security IP, embedded processors and subsystems. To accelerate IP integration, software development, and silicon bring-up, Synopsys’ IP Accelerated initiative provides architecture design expertise, pre-verified and customizable IP subsystems, hardening, and signal/power integrity analysis. Synopsys' extensive investment in IP quality, comprehensive technical support and robust IP development methodology enables designers to reduce integration risk and accelerate time-to-market.

Learn more about Mixed Signal Subsystem IP core

The Case for Developing Custom Analog

Increasingly, product managers are considering a custom Analog SoC as an effective way to drastically reduce BOM costs. What would have been considered a radical product innovation just a few years ago, is now viewed as a viable route as even where product volumes are considered low NRE costs can in fact be recovered in short period of time. Innovative SoC solutions are challenging but the benefits are compelling where risk can be mitigated by choosing a development partner with a clear understanding of all the system components and of the various technology options for the SoC implementation. In a recently issued paper, S3 Group’s experts talk about the advantages of custom SoCs and build a strong business case for investment in a SoC development.

Mixed Signal Design & Verification Methodology for Complex SoCs

This paper describes the design & verification methodology used on a recent large mixed signal System on a Chip (SoCs) which contained radio frequency (RF), analog, mixed-signal and digital blocks on one chip. We combine a top-down functional approach, based on early system-level modelling, with a bottom-up performance approach based on transistor level simulations, in an agile development methodology. We look at how real valued modelling, using the Verilog-AMS wire that carries a real value (wreal) data type, achieves shorter simulation times in large SoCs with high frequency RF sections, low bandwidth analogue base-band sections and appreciable digital functionality including filtering and calibration blocks.

Systematic approach to verification of a mixed signal IP - HSIC PHY case study

This paper discusses verification process of a mixed signal core of an HSIC PHY. After explaining the specific topic related with HSIC comparison to USB, the verification strategy is shown. The strategy is explained from the top level point of view, and detailed description is covered in subsequent sections. In following sections the system level testbench and interoperability testbenches are explained parallel to local testbenches for analog block characterization.

How to specify and integrate successfully a measurement analog front-end including its power computation engine in an energy metering IC

Based on the system specification of a typical smart meter, this article demonstrates the importance of carefully selecting the power metering IP solution so that its specification matches the standard requirements and copes with the application challenges. This article then pinpoints thoroughly the various issues that must be taken into account for the selection of the Silicon IP and helps identify the possible trade-offs between the performance of the Mixed-signal Front-end (MFE) and that of the Power and energy Computation Engine (PCE).

Frequently asked questions about Mixed-Signal Subsystem IP cores

What is Pre-verified Interface IP Subsystems reduce design risk and accelerate time-to-market?

Pre-verified Interface IP Subsystems reduce design risk and accelerate time-to-market is a Mixed Signal Subsystem IP core from Synopsys, Inc. listed on Semi IP Hub.

How should engineers evaluate this Mixed Signal Subsystem?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Mixed Signal Subsystem IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP