Vendor: Insightsemi Category: ADC

12-Bit 1MSPS SAR ADC, 10.5 Bit ENOB - HHGrace 110nm

12-Bit 1MSPS SAR ADC, 10.5 Bit ENOB - HHGrace 110nm

Key features

  • 12-Bit 1MSPS SAR ADC, 10.5 Bit ENOB

Specifications

Identity

Part Number
IST_LSADC04_HGFX11V33
Vendor
Insightsemi

Provider

Insightsemi
HQ: China
Shanghai Insightsemi Microelectronics Co.,Ltd (Insightsemi) is an integrated circuit design company focusing on analog-mixed signal IP design,customization and application development basing on related IP portfolio, founded in 2015, Insightsemi is headquartered in Shanghai Zhangjiang High-tech Park. The company culture is “professional,practical,creative,reliable”, Insightsemi’s several IP products have already successfully taped out and been in production in TSMC, SMIC and HHGrace, technology nodes covering from 180nm to 28nm, the technology team of Insightsemi has an average 10 year experience in IC design and they are dedicated to the customers for reliable analog-mixed signal IP and related technical support.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is 12-Bit 1MSPS SAR ADC, 10.5 Bit ENOB - HHGrace 110nm?

12-Bit 1MSPS SAR ADC, 10.5 Bit ENOB - HHGrace 110nm is a ADC IP core from Insightsemi listed on Semi IP Hub.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP