Cadence Full-Flow Digital and Signoff Tools Certified on Samsung's 8LPP Process Technology
Reference flow enables system and semiconductor companies to accelerate delivery of 8nm LPP process designs
SAN JOSE, Calif. -- May 22, 2018 -- Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that its full-flow digital and signoff tools have achieved certification for Samsung Foundry’s 8-nanometer (nm) Low Power Plus (LPP) process. The Cadence® tools were certified for the Process Design Kit (PDK) and foundation library on the 8LPP process and confirmed to meet Samsung Foundry’s accuracy requirements, enabling system and semiconductor companies to accelerate the delivery of 8LPP designs.
The Cadence RTL-to-GDSII design flow that has been certified for the 8LPP process technology is based on the Design Methodology (DM) of Samsung Foundry using an OpenRISC OR1200 design. To learn more about the Cadence full-flow digital and signoff solutions, please visit www.cadence.com/go/samsung8LPPcert.
The Cadence digital and signoff tools are available via a quick-start kit. The certified tools include the Innovus™ Implementation System, Genus™ Synthesis Solution, Joules™ RTL Power Solution, Conformal® Equivalence Checking, Conformal Low Power, Modus DFT Software Solution, Voltus™ IC Power Integrity Solution, Tempus™ Timing Signoff Solution, Quantus™ Extraction Solution, Physical Verification System (PVS), Cadence CMP Predictor (CCP) and Cadence Litho Physical Analyzer (LPA).
“Our 8LPP process delivers optimized power, performance and area over previous generations of advanced FinFET nodes and is expected to provide great benefits for applications including mobile, networking, server and automotive designs,” said Ryan Lee, vice president of Foundry Marketing at Samsung Electronics. “We’ve been working closely with Cadence to ensure that customers can quickly and easily experience the benefits of this advanced process technology using the certified Cadence digital and signoff full-flow.”
“Our mutual customers can create high-performance designs using the 8LPP process and get to market faster due to Samsung Foundry’s certification of our RTL-to-GDSII reference flow,” said KT Moore, vice president, product management in the Digital & Signoff Group at Cadence. “Our ongoing collaboration with Samsung Foundry demonstrates our commitment to enabling advanced-node innovation.”
About Cadence
Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence® software, hardware and semiconductor IP are used by customers to deliver products to market faster. The company’s System Design Enablement strategy helps customers develop differentiated products—from chips to boards to systems—in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine's 100 Best Companies to Work For. Learn more at www.cadence.com.
Related Semiconductor IP
- Very Low Latency BCH Codec
- 5G-NTN Modem IP for Satellite User Terminals
- 400G UDP/IP Hardware Protocol Stack
- AXI-S Protocol Layer for UCIe
- HBM4E Controller IP
Related News
- Samsung Foundry Certifies Cadence Virtuoso Studio Flow to Automate Analog IP Migration on Advanced Process Technologies
- Cadence Digital and Custom/Analog Design Flows Certified for Samsung Foundry's SF2 and SF3 Process Technologies
- Cadence EMX 3D Planar Solver Certified for Samsung Foundry 8nm LPP Process Technology
- Synopsys and Samsung Foundry Boost Power, Performance and Area for Modern SoCs on Samsung's SF2 Process
Latest News
- CAST Introduces 400 Gbps UDP/IP Hardware Stack IP Core for High-Performance ASIC Designs
- EnSilica: New Contract Wins and Programme Upgrades
- Ceva Launches Next-Generation UWB IP with Extended Range and Higher Throughput
- Axelera® AI Adds Kudelski Labs’ Security IP to Europa® Chip to Enable Secure, High-Performance Edge AI
- Synopsys Launches Electronics Digital Twin Platform to Accelerate Physical AI System Development