海思半导体DSP产品设计采用Cadence Innovus设计实现系统
Innovus Implementation System enabled HiSilicon to achieve 1.2GHz performance while reducing area by 20 percent
SAN JOSE, Calif., 18 Jan 2016 -- Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that HiSilicon has completed a successful evaluation of the Cadence® Innovus™ Implementation System that led to the adoption of the solution for 28nm and advanced node FinFET digital signal processor (DSP) design projects. The Innovus Implementation System enabled HiSilicon to achieve an optimal target performance of 1.2GHz while creating a 20 percent smaller design when compared with its previous solution.
The Innovus Implementation System handles challenging, highly complex designs utilizing technologies such as the GigaPlace™ solver-based placement technology, GigaOpt™ low-power optimization and CCOpt™ concurrent clock and datapath optimization engines. The Innovus Implementation System is built on a massively parallel architecture, allowing core algorithms to utilize multi-threading and distributed computing to provide a significant capacity improvement and speedup on industry-standard hardware. These capabilities enabled HiSilicon to implement multi-million cell blocks without having to rely on design partitioning or hierarchy.
“We chose to adopt the Innovus Implementation System because it was able to meet our target frequency using significantly less area based on our DSP block design,” said Catherine Xia, Dept. Director of COT Design Dept. at HiSilicon. “The Cadence solution is intended for the complex, advanced-node designs that our customers demand, and we can now deliver these designs to the market much faster.”
“The Innovus Implementation System was designed to address the capacity and PPA challenges of large complex designs, and we've seen HiSilicon improve both PPA and turnaround time simultaneously,” said Dr. Anirudh Devgan, senior vice president and general manager of the Digital and Signoff Group at Cadence. “In particular, achieving significant area savings while meeting the maximum desired frequency shortened HiSilicon’s implementation schedule and saved related development costs for their large designs.”
The Innovus Implementation System is a next-generation physical implementation solution that enables developers to deliver high-quality designs with best-in-class PPA while accelerating time to market. For more information on the Innovus Implementation System, please visit www.cadence.com/news/HiSilicon/.
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available at www.cadence.com.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- Cadence Innovus助力Realtek成功开发DTV SoC解决方案
- Innovium采用Cadence Innovus套件,为数据中心提供高可扩展性数据交换系列芯片
- Cadence宣布其Innovus设计实现系统完全满足三星10nm FinFET工艺要求
- Rockley Photonics与Cadence合作开发面向超大规模数据中心的高性能系统