Dolphin Integration提供关于uLP SoC的实时在线研讨会
Grenoble, France – November 10, 2016 -- In our connected and mobile world, IC designers are striving to save µA or even nA of power consumption to extend battery usage without recharge. IoT applications bring the need for LP to new heights involving the adoption of more complex SoC architectures based on multiple power domains, which also require embedding the whole power regulation network.
Such advanced SoC architectures significantly increase design complexity and may thus severely impact Time-to-Market and costs. As the power domains are dynamically switched on and off, the selection of the SoC architecture must be performed in full awareness of noise issues.
This webinar unveils a step-by-step design methodology to specify the power budget and master the design of ultra low-power and mixed signal SoCs, based on a concrete example.
By attending this webinar, architects and designers will discover that the combination of this design methodology with the use of SoC Fabric IPs, for building the clock, power and control networks, partakes in ensuring:
- the best TTM with the lowest risks,
- the optimization of SoC performances with the best trade-off between area, BoM cost, and power consumption.
This webinar is for SoC architects and designers targeting to decrease their SoC power consumption, as well as project leaders and design methodology managers needing to deploy a low-power design flow for safer and faster tape-outs.
It provides insights into low-power architecture selection along with tricks & tips for ultra low-power SoC implementation.
Dolphin Integration has proven the effectiveness of this structured design methodology ensuring IP compatibility with its Taishan demochip designed in partnership with TSMC at 55 nm uLP eF.
Register to this webinar and select your time schedule:
- November 15 – 09:00 AM, PST; 06:00 PM CET
- November 22 – 10:00 AM, CET; 05:00 PM Taiwan Time
For more information, contact Aurélie Descombes, Marketing Manager
About Dolphin Integration
Dolphin Integration contributes to "enabling low-power Systems-on-Chip" for worldwide customers - up to the major actors of the semiconductor industry - with high-density Silicon IP components best at low-power consumption.
"Foundation IPs" includes innovative libraries of standard cells, register files and memory generators as well as an ultra-low power cache controller. "Fabric IPs" of voltage regulators, Power Island Construction Kit and their control network MAESTRO enable to safely implement low-power SoCs with the smallest silicon area. They also star the "Feature IP": from ultra-low power Voice Activity Detector with high-resolution converters for audio and measurement applications to power-optimized 8 or 16 and 32 bit micro-controllers.
Over 30 years of experience in the integration of silicon IP components, providing services for ASIC/SoC design and fabrication with its own EDA solutions, make DOLPHIN Integration a genuine one-stop shop addressing all customers' needs for specific requests.
It is not just one more supplier of Technology, but the provider of the DOLPHIN Integration know-how!
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- 海豚集成基于台积电55 ULP / ULP-Ef制程的低功耗标准单元库SESAME eLV library
- 超低功耗存储器发生器硅经TSMC 55 nm uLP和uLP eFlash验证
- Dolphin Integration利用新型TITAN只读存储器为40纳米ULP eFlash增强TSMC IP生态系统
- Dolphin Integration的功率调节IP,现已通过GLOBALFOUNDRIES 22FDX技术平台进行硅验证