Digital Blocks通过I3C主/从,I3C主机和I3C从机版本扩展其MIPI I3C控制器IP核系列。
The DB-I3C IP Core Family offers a comprehensive solution to Sensor connection to Host CPUs.
GLEN ROCK, New Jersey, July 29, 2018 – Digital Blocks, a leading developer of silicon-proven semiconductor Intellectually Property (IP) soft cores for system-on-chip (SoC) ASIC, ASSP, & FPGA developers with Embedded Processor & Peripherals requirements, extends its leadership in MIPI I3C Controller Verilog IP Cores targeting IC Sensor interfaces to Host Processors.
The MIPI I3C Controller family include the following:
- The DB-I3C-M Controller IP (I3C Master only) interfaces an on-chip Host Controller processor via AMBA APB, AHB, or AXI-Lite to external sensor MIPI I3C Slaves.
- The DB-I3C-S Controller IP (I3C Slave only) interfaces an embedded processor via on-chip AMBA APB, AHB, or AXI-Lite interconnect to external MIPI I3C Master.
- The DB-I3C-S-REG Controller IP (I3C Slave only) interfaces a sensor’s registers to an external MIPI I3C Master.
- The DB-I3C-MS Controller IP (I3C Master and Slave) interfaces an embedded processor to the MIPI I3C as either Master or Slave.
Please start with Digital Blocks MIPI I3C Controller IP Core Reference Design page for more information https://www.digitalblocks.com/mipi-i3c-ip.html
Price and Availability
The DB-I3C IP Core Family is available immediately in synthesizable Verilog, along with synthesis scripts, a simulation test bench with expected results, datasheet, and user manual. For further information, product evaluation, or pricing, please visit Digital Blocks at http://www.digitalblocks.com
About Digital Blocks
Digital Blocks is a leading developer of silicon-proven semiconductor Intellectually Property (IP) soft cores for system-on-chip (SoC) ASIC, ASSP, & FPGA developers requiring best-in-class IP for Embedded Processors, I2C/SPI/DMA Peripherals, MIPI I3C peripheral, TFT LCD/OLED Display Controllers & Processors, 2D Graphics Hardware Accelerator Engines, Display Link Layer Drivers, Video Signal & Image Processing, and Low-Latency TCP/UDP/RTP Hardware Protocol Stacks.
Digital Blocks designs silicon-proven IP cores for technology systems companies, reducing customer’s development costs and significantly improving their time-to-volume goals. Digital Blocks is located at 587 Rock Rd, Glen Rock, NJ 07452 (USA). Phone: +1-201-251-1281; Fax: +1- 702-552-1905; Media Contact: info@digitalblocks.com; Sales Inquiries: info@digitalblock.com; On the Web at www.digitalblocks.com
Related Semiconductor IP
- MIPI I3C controller delivers high bandwidth and scalability for integration of multiple sensors
- MIPI I3C Master Controller
- MIPI I3C Slave Controller
- MIPI I3C Basic Secondary Controller
- MIPI I3C Slave v1.1 Controller IP enables efficient data flow for sensor integration.
Related News
- T2M-IP发布MIPI D-PHY v2.5 Tx和DSI Tx控制器v1.2:针对高级SoC的硅验证、低功耗、经济高效的IP核心解决方案
- Digital Blocks通过在PCIe或UDP / IP网络接口上优化视频以及DMA数据流传输,扩展AMBA多通道DMA控制器IP内核系列的领军地位。
- CAST推出MIPI I3C Basic Slave控制器IP内核
- Digital Blocks 扩展其DB9000 TFT LCD、OLED 显示控制器及处理器 IP 在诸多应用领域的领军地位