SRIOV Verification IP
SRIOV Verification IP provides an smart way to verify the PCIE bi-directional bus.
Overview
SRIOV Verification IP provides an smart way to verify the PCIE bi-directional bus. The SmartDV's SRIOV Verification IP is fully compliant with version 1.0/2.0/3.0/4.0/5.0 of the PCIE Specification, 1.0/1.1 of the SRIOV Specification and provides the following features.
SRIOV Verification IP is supported natively in SystemVerilog, VMM, RVM, AVM, OVM, UVM, Verilog, SystemC, VERA, Specman E and non-standard verification env
SRIOV Verification IP comes with optional Smart Visual Protocol Debugger (Smart ViPDebug), which is GUI based debugger to speed up debugging.
Key features
- Supports SRIOV specs 1.0/1.1.
- Supports PCIE Express specs 1.0/2.0/3.0/4.0/5.0.
- Supports PIPE, Serial, PCS/PMA, Low pin count and SerDes interface.
- Supports UVM and Verilog APIs supplied , as well as C DPI exports
- Supports for Gen 1,2,3,4 and 5 including SSC
- Supports Full link speed and width negotiation up to 32 Lanes.
- Supports Automated Error Injections at all layers.
- Supports Checkers verify protocol timing checks and functional accuracy at each layer.
- Supports Queuing for 8 VCs with configurable depth.
- Supports Configurable TC to VC queue mapping.
- Supports for multiple Requestor / Completer applications, including user supplied applications.
- Supports User interface for direct TLP queuing and receipt.
- Supports Checks all TLPs for correct formation of headers, prefixes and ECRC.
- Supports Full DL state machines.
- Supports Checks all framing, LCRC, and lane rules.
- Supports Check all DLLP fields and formatting.
- Supports Interface to send / receive user defined DLLPs.
- Supports ASPM and Software controlled Power Management.
- Supports Automated Error Injections and checking.
- Supports Full LTSSM state machine.
- Supports SERDES model with digital clock recovery.
- Supports Speed and Link Width negotiation.
- Supports Upconfigure, polarity inversion, and lane-to-lane skew.
- Supports Configurable Spread Spectrum Clocking (SSC).
- Supports Gen 1 & 2 PCS, 8b/10b encoding.
- Supports Gen 3, 4 & 5 128/130 encoding.
- Supports Configurable timers and timeouts.
- Callbacks in Root complex,End point and monitor for user processing of data.
- Notifies the testbench of significant events such as transactions, warnings, timing and protocol violations.
- SRIOV Verification IP comes with complete testsuite to test every feature of SRIOV and PCI Express specification.
- Supports scoreboard checking
- Built-in monitors for protocol checking, including a global bus monitor.
- Functional coverage to cover all functionality of SRIOV and PCIE Root complex and End point.
- Supports for multiple instantiations to create complex verification environment.
- Supports IOV Re-Initialization and Reallocation
- Supports VF Migration
Block Diagram
Benefits
- Faster testbench development and more complete verification of SRIOV and PCI Express designs.
- Easy to use command interface simplifies testbench control and configuration of Root complex and End point.
- Simplifies results analysis.
- Runs in every major simulation environment.
What’s Included?
- Complete regression suite containing all the SRIOV testcases to certify SRIOV and PCI Express Root complex and End point.
- Examples showing how to connect various components, and usage of BFM and Monitor.
- Detailed documentation of all class, task and function's used in verification env.
- Documentation also contains User's Guide and Release notes.
Files
Note: some files may require an NDA depending on provider policy.
Specifications
Identity
Provider
Learn more about PCI Express IP core
How PCI Express Gives AI Accelerators a Super-Fast Jolt of Throughput
PCIe 6.0 - All you need to know about PCI Express Gen6
PCI Express 5 vs. 4: What's New? [Everything You Need to Know]
Complete Interface Solution for PCI Express 5.0 Launched
Doubling Bandwidth in Under Two Years: PCI Express Base Specification Revision 5.0, Version 0.9 is Now Available to Members
Frequently asked questions about PCIe IP cores
What is SRIOV Verification IP?
SRIOV Verification IP is a PCI Express IP core from SmartDV Technologies listed on Semi IP Hub.
How should engineers evaluate this PCI Express?
Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this PCI Express IP.
Can this semiconductor IP be compared with similar products?
Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.