SAE J2716 Controller IIP
SAE J2716 Controller is full-featured, easy-to-use, synthesizable design, compatible with standard protocol of SENT specification…
Overview
SAE J2716 Controller is full-featured, easy-to-use, synthesizable design, compatible with standard protocol of SENT specification SAE J2716 APR2016. Through its SAE J2716 compatibility, it provides a simple interface to a wide range of low-cost devices. SAE J2716 Controller IIP is proven in FPGA environment. The host interface of the SAE J2716 Controller can be simple interface or can be AMBA APB, AMBA AHB, AMBA AXI, VCI, OCP, Avalon, PLB, Tilelink,Wishbone or Custom protocol.
SAE J2716 Controller IIP is supported natively in Verilog and VHDL
Key features
- Supports SENT specification SAE J2716 APRIL2016
- Supports optional SPC protocol to enhance the SENT protocol
- Supports all types of frame reception
- Short Serial Message Format
- Enhanced Serial Message Format
- Enhanced Serial Message Format supports two different configurations
- 12-bit data and 8-bit message ID
- 16-bit data and 4-bit message ID
- Supports programmable clock frequency of operation
- Supports programmable length for minimum nibble pulse period
- Minimum nibble pulse period - 12 clock ticks
- Maximum nibble pulse period - 27 clock ticks
- Supports pause pulse properties
- Minimum length - 12 clock ticks
- Maximum length - 768 clock ticks
- Supports both 4-bit CRC and 6-bit CRC
- Supports all types of error detection
- Calibration error
- Short serial start bit error
- Unique pattern error
- Nibble minimum length error
- Nibble maximum length error
- CRC error
- Pause length error
- Supports Sent data frame formats
- Two 12-bit fast channels (6 data nibbles)
- One 12-bit fast channel (3 data nibbles)
- High-speed with one 12-bit fast channel (4 data nibbles, where only values 0-7 are used)
- Secure sensor with 12-bit fast channel 1 and secure sensor information on fast channel 2 (6 data nibbles)
- Single sensor with 12-bit fast channel 1 and zero value on fast channel 2 (6 data nibbles)
- Two fast channels with 14-bit fast channel 1 and 10-bit fast channel 2 (6 data nibbles)
- Two fast channels with 16-bit fast channel 1 and 8-bit fast channel 2 (6 data nibbles)
- Supports interrupt for each error detection and for complete serial message reception
- Fully synthesizable
- Static synchronous design
- Positive edge clocking and no internal tri-states
- Scan test ready
- Simple interface allows easy connection to microprocessor/microcontroller devices
Block Diagram
Benefits
- Single Site license option is provided to companies designing in a single site.
- Multi Sites license option is provided to companies designing in multiple sites.
- Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
- Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.
What’s Included?
- The SAE J2716 Controller interface is available in Source and netlist products.
- The Source product is delivered in verilog. If needed VHDL, SystemC code can also be provided.
- Easy to use Verilog Test Environment with Verilog Testcases
- Lint, CDC, Synthesis, Simulation Scripts with waiver files
- IP-XACT RDL generated address map
- Firmware code and Linux driver package
- Documentation contains User's Guide and Release notes.
Files
Note: some files may require an NDA depending on provider policy.
Specifications
Identity
Provider
Learn more about SENT IP core
Integrating PQC into StrongSwan: ML-KEM integration for IPsec/IKEv2
VESA Adaptive-Sync V2 Operation in DisplayPort VIP
Accelerating PCIe Gen6 L0p Verification for AI & HPC Designs using Synopsys VIP
Morgan State University (MSU) Leveraging Intel 16 and the Cadence Tool Flow for Academic Chip Tapeout
UEC-LLR: The Future of Loss Recovery in Ethernet for AI and HPC
Frequently asked questions about SENT IP cores
What is SAE J2716 Controller IIP?
SAE J2716 Controller IIP is a SENT IP core from SmartDV Technologies listed on Semi IP Hub.
How should engineers evaluate this SENT?
Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this SENT IP.
Can this semiconductor IP be compared with similar products?
Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.