Vendor: SmartDV Technologies Category: V-By-One

V-By-One Transmitter IIP

VBYONE Transmitter core is compliant with standard VByOne specification as 1.2/1.3/1.4.

Overview

VBYONE Transmitter core is compliant with standard VByOne specification as 1.2/1.3/1.4. Through its compatibility, it provides a simple interface to a wide range of low-cost devices. VBYONE Transmitter IIP is proven in FPGA environment. The host interface of the VBYONE can be AHB, AHB-Lite, APB, AXI, AXI-Lite, Tilelink, OCP, VCI, Avalon, PLB, Wishbone or custom buses.

V-By-One Transmitter IIP is supported natively in Verilog and VHDL

Key features

  • Compliant with VByOne specification 1.2/1.3/1.4.
  • Full VBYONE Transmit functionality.
  • Supports 1 to 8 lanes. If needed, we can support custom lane configuration.
  • Supports all byte lengths.
  • Supports all color depths.
  • Supports all resolutions.
  • Supports 8b/10b Encoding.
  • Supports 10 bit, 20 bit ,40 bit parallel serdes interface.
  • Supports scrambler as in VByone HS specification.
  • Supports color data mapping allocation to 3D flag.
  • Supports control data mapping allocation to 3D flag.
  • Supports 1 lane data with 1 section allocation in frame.
  • Supports 2 lane data with 1 section allocation in frame.
  • Supports 2 lane data with 2 section allocation in frame.
  • Supports 4 lane data with 1 section allocation in frame.
  • Supports 4 lane data with 2 section allocation in frame.
  • Supports 4 lane data with 4 section allocation in frame.
  • Supports 8 lane data with 1 section allocation in frame.
  • Supports 8 lane data with 2 section allocation in frame.
  • Supports 8 lane data with 4 section allocation in frame.
  • Supports 8 lane data with 8 section allocation in frame.
  • Fully synthesizable
  • Static synchronous design
  • Positive edge clocking and no internal tri-states
  • Scan test ready
  • Simple interface allows easy connection to microprocessor/microcontroller devices

Block Diagram

Benefits

  • Single site license option is provided to companies designing in a single site.
  • Multi sites license option is provided to companies designing in multiple sites.
  • Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
  • Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.

What’s Included?

  • The VBYONE Transmitter interface is available in Source and netlist products.
  • The Source product is delivered in plain text verilog. If needed VHDL,SystemC code can also be provided.
  • Easy to use Verilog Test Environment with Verilog Testcases
  • Lint, CDC, Synthesis, Simulation Scripts with waiver files
  • IP-XACT RDL generated address map
  • Firmware code and Linux driver package
  • Documentation contains User's Guide and Release notes.

Files

Note: some files may require an NDA depending on provider policy.

Specifications

Identity

Part Number
V-By-One Transmitter IIP
Vendor
SmartDV Technologies
Type
Silicon IP

Provider

SmartDV Technologies
HQ: India
At SmartDV Technologies™, we believe there’s a better way to approach semiconductor intellectual property (IP) for integrated circuits. We’ve been focused exclusively on IP since 2007—so whether you’re sourcing standards-based design IP for your next SoC, ASIC, or FPGA, or seeking verification solutions (VIP) to put your chip design through its paces, you’ll find SmartDV’s IP straightforward to integrate. By combining proprietary SmartCompiler™ technology with the knowledge of hundreds of expert engineers, SmartDV can customize IP to meet your unique design objectives: quickly, economically, and reliably. Don’t allow other suppliers to force onesize-fits-all cores into your chip design. Get the IP you need, tailored to your specifications, with SmartDV: IP Your Way.

Learn more about V-By-One IP core

The Benefits of a Multi-Protocol PMA

At Silicon Creations, we have developed a power and area optimized, flexible and programmable PMA (Physical Medium Attachment) architecture that can be reliably ported to different process nodes and scaled across protocol generations as data rates increase. It is called the Multi-Protocol PMA, or MP-PMA for short.

Frequently asked questions about V-by-One IP cores

What is V-By-One Transmitter IIP?

V-By-One Transmitter IIP is a V-By-One IP core from SmartDV Technologies listed on Semi IP Hub.

How should engineers evaluate this V-By-One?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this V-By-One IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP