Vendor: IMEC Category: PLL

Ultra-Low Power Fractional-N digital PLL for IoT Applications in 40nm CMOS

IMEC’s divider-less All-Digital Phase Locked Loop (ADPLL) combines world’s lowest power consumption with performance and small si…

TSMC 40nm G Silicon Proven View all specifications

Overview

IMEC’s divider-less All-Digital Phase Locked Loop (ADPLL) combines world’s lowest power consumption with state-of-the-art performance and small silicon area. The ADPLL supports industrial requirements for popular 2.4GHz and SubGHz IoT radio standards, such as Bluetooth Low Energy (Bluetooth Smart), IEEE 802.15.4 (ZigBee, Thread) and others.

Key features

  • Support ULP 2.4GHz/SubGHz IoT , e.g.,
    • 2.4GHz :
      • Bluetooth 4.0 (BLE), 4.2 and 5.0
      • IEEE802.15.4 (ZigBee, ISA100.11a,WirelessHART, Thread, 6LoWPAN)
    • SubGHz:
      • IEEE802.15.4g (Wi-SUN), IEEE802.11ah (HaLow)
    • Ultra-low power (ULP) consumption: < 0.7mW
    • Best-in-class performance
      • Jitter < 2ps
      • Spur < -55dBc (in-band)
      • Spur< -70dBc (>2MHz)
      • Settling time< 15ms
    • Features
      • Extensive built-in self calibrations
      • Advanced power-efficient spur mitigation
      • Robust against freq. pulling/pushing with digital unwrap
    • Designed in TSMC 4nm LP for 1V nominal supply

Applications

  • Communications
  • Data processing
  • Consumer Electronics
  • Automotive
  • Industrial and medical

What’s Included?

  • Whitebox IP license with technology transfer training and support

Silicon Options

Foundry Node Process Maturity
TSMC 40nm G Silicon Proven

Specifications

Identity

Part Number
Ultra-low power fractional-N digital pll
Vendor
IMEC
Type
Silicon IP

Files

Note: some files may require an NDA depending on provider policy.

Provider

IMEC
HQ: Belgium
Imec is the world-leading R&D and innovation hub in nanoelectronics and digital technologies. We combine our widely acclaimed leadership in microchip technology with profound software and ICT expertise to create groundbreaking innovation in application domains such as healthcare, smart cities and mobility, logistics and manufacturing, and energy. As a trusted partner for companies, startups and academia we bring together brilliant minds from all over the world in a creative and stimulating environment. By leveraging our world-class infrastructure and local and global ecosystem of diverse partners across a multitude of industries, we are accelerating progress towards a connected, sustainable future. Worldwide – and especially in Flanders, Belgium – we employ close to 3.500 highly skilled researchers from over 70 nationalities who deliver industry relevant and life enhancing solutions. We thereby make use of world-class infrastructure, including 12,000 square meters of clean room capacity containing the most advanced collection of microchip processing tools in the world, and state-of-the-art (bio, wireless, imaging, …) labs.

Learn more about PLL IP core

Creating a Frequency Plan for a System using a PLL

How do you ensure that every part of a system receives the clock it needs—without wasting power or sacrificing performance? The answer lies in creating a well-structured frequency plan built around a PLL.

Specifying a PLL Part 3: Jitter Budgeting for Synthesis

This white paper is aimed at system architects and physical implementation leaders working on the design of SoCs. It can be confusing to understand the impact of different jitter sources and how to calculate a jitter budget when specifying a digital system. This white paper explains how jitter changes the period of a clock and how to ensure that jitter has correctly been accounted for in the calculations for timing closure.

Specifying a PLL Part 2: Jitter Basics

This article explains a some of the key terminology and parameters commonly used to describe jitter. It will also help clarify the most important parameters for a some PLL applications, allowing the designer to better understand what is required from a PLL.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Achieving Groundbreaking Performance with a Digital PLL

This article compares analog, first-generation digital, and second-generation digital PLLs. It evaluates which type of PLL may be best in which situation. It further discloses a roadmap into other application areas, including general purpose / logic clocking, and regular low-jitter PLLs.

Frequently asked questions about PLL IP cores

What is Ultra-Low Power Fractional-N digital PLL for IoT Applications in 40nm CMOS?

Ultra-Low Power Fractional-N digital PLL for IoT Applications in 40nm CMOS is a PLL IP core from IMEC listed on Semi IP Hub. It is listed with support for tsmc Silicon Proven.

How should engineers evaluate this PLL?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this PLL IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP