Small footprint, low power, Power on Reset for Silterra CL180G
Power on Reset IP is designed to generate global reset signal depending on 3.3V Power Supply.
- Silterra
- 180nm
- G
Power-On Reset (POR) IP cores ensure deterministic startup and safe initialization in modern SoC and ASIC designs.
These IP cores monitor supply ramp behavior and release reset only when operating conditions are valid, improving robustness during power-up and brownout events
This catalog allows you to compare Power-On Reset (POR) IP cores from leading vendors based on threshold accuracy, reset delay, power consumption, and process node compatibility.
Whether you are designing microcontrollers, system controllers, power management subsystems, or safety-critical SoCs, you can find the right Power-On Reset (POR) IP for your application.
Small footprint, low power, Power on Reset for Silterra CL180G
Power on Reset IP is designed to generate global reset signal depending on 3.3V Power Supply.
Power-On Reset - Threshold (1.6V1.8V), Low Current (1.5µA) - Silterra 0.18 um
This macro-cell is a low consumption Power-On Reset (POR) core designed for SilTerra 0.18μm CL180GH5 5V CMOS technology.
Power-On Reset - Flexible Threshold (1-1.3V), Ultra Low Current (100nA) - Silterra 0.18 um
This macro-cell is an ultra low consumption Power-On Reset (POR) core designed for SilTerra 0.18μm CL180G CMOS technology.