Vendor: Global IP Core Sales Category: Channel Coding

Flash Memory LDPC Decoder IP Core

In the Sum Product Algorithm (SPA) for LDPC decoding the messages are sent from the check nodes to bit nodes after the SPA steps …

Overview

In the Sum Product Algorithm (SPA) for LDPC decoding the messages are sent from the check nodes to bit nodes after the SPA steps which are (for one iteration): initialization of all bit nodes by the Log-likelihood ratios (LLRs) from the channel; for all check nodes and in the bit nodes positions corresponding to 1 in the H matrix, calculation of the variable nodes updates are done based on Log-tanh equation; for each variable node the total update is calculated by the summation of all updates that come from all check nodes which are connected to this variable node; at the end, the new variable nodes values are overwritten by adding the old variable nodes values to their corresponding total updates.

Min Sum Algorithm (MSA) is a simplified version of SPA where the calculation of the variable nodes updates per check equation are done based on finding the minimum value of the variable nodes absolute values and the product of their signs instead of Log-tanh equation.

The design of Flash Memory LDPC decoder is supplied as a portable and synthesizable Verilog IP.

Key features

  • Quasi cyclic (QC) – Algebraic constructed – LDPC Code 
  • Regular Parity Check Matrix 
  • Codeword length: 16 K 
  • Code rate 0.953 
  • No or very low error floor 
  • Parallel/Layered decoding 
  • Soft decision decoding 
  • Configurable number of iterations

What’s Included?

  • Synthesizable Verilog  
  • System Model (Matlab) and documentation 
  • Verilog Test Benches  
  • Documentation  

Files

Note: some files may require an NDA depending on provider policy.

Specifications

Identity

Part Number
Flash Memory LDPC Decoder IP Core
Vendor
Global IP Core Sales

Provider

Global IP Core Sales
HQ: Germany
Global IP Core Sales was founded in 2021 and provides state-of-the-art IP Cores for the Semiconductor market. The majority of our products are silicon proven and can be seamlessly implemented into FPGA and ASIC technologies. Global IP Core Sales will assist you with your IP Core and integration needs. Our mission is to grow your bottom line.

Learn more about Channel Coding IP core

Practical Considerations of LDPC Decoder Design in Communications Systems

This paper covers some practical aspects of designing the LDPC decoder starting from comparison between different techniques, different decoders parameters or standards, the effect of those parameters on the LDPC performance, also it discusses the algorithm selection process, and floating point implementation process.

Audio Transport in DisplayPort VIP

DisplayPort uses Secondary Data Packets (SDPs), which are transported over the Main-Link that are not main video stream data. This allows it to carry audio and video simultaneously. The VIP supports audio transmission both in the original mode as defined in the specification as well as just as any other SDP being transmitted.

Frequently asked questions about Channel Coding IP cores

What is Flash Memory LDPC Decoder IP Core?

Flash Memory LDPC Decoder IP Core is a Channel Coding IP core from Global IP Core Sales listed on Semi IP Hub.

How should engineers evaluate this Channel Coding?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Channel Coding IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP