Complete measurement analog front end (AFE) IP for single phase power metering
It is comprised of a high resolution Mixed-signal Front-End and of a dense Power and energy Computation Engine to achieve at the …
Overview
Key features
- Embedded Computation Engine for utility billing applications
- Low noise Programmable Gain Amplifier (PGA), to reach the best class accuracy with each type of sensors
- Embedded power management for the best resilience to power supply noise
Files
Note: some files may require an NDA depending on provider policy.
Silicon Options
| Foundry | Node | Process | Maturity |
|---|---|---|---|
| TSMC | 40nm | ULP eFlash | Pre-Silicon |
Specifications
Identity
Provider
Learn more about Analog Front End IP core
Modeling and Verification of Mixed Signal IP using SystemVerilog in Virtuoso and NCsim
Is there a "one-size fits all" SOC PLL?
Enhance circuit timing design with programmable clock generators (Part 1 of 2)
Standard CMOS Ultrawideband Single-Chip Solutions
Comms rides power lines via optical AFE
Frequently asked questions about Analog Front End IP cores
What is Complete measurement analog front end (AFE) IP for single phase power metering?
Complete measurement analog front end (AFE) IP for single phase power metering is a Analog Front End IP core from Dolphin Semiconductor listed on Semi IP Hub. It is listed with support for tsmc Pre-Silicon.
How should engineers evaluate this Analog Front End?
Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Analog Front End IP.
Can this semiconductor IP be compared with similar products?
Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.