Vendor: Cadence Design Systems, Inc. Category: Video Processing

32G LR Multi-Protocol SerDes (MPS) PHY - GLOBALFOUNDRIES 22nm

Designed to meet the power efficiency and performance requirements of next-generation, high-speed wireline and wireless 5G The 32…

GlobalFoundries 22nm In Production View all specifications

Overview

Designed to meet the power efficiency and performance requirements of next-generation, high-speed wireline and wireless 5G

The 32G MPS PHY is a comprehensive IP solution that is optimized for power and area in long-reach channels typical of communications, networking and data center applications. With high performance and multi-protocol compatibility, the PHY supports data rates from 2.5 to 32 Gbps in a wide range of industry-standard interconnect protocols including PCIe 4.0, JESD204B/C, CPRI and Ethernet. It features application-specific optimization enabled by an efficient and scalable architecture with adaptive and programmable receive equalization, and support for transmit FIR adaptation. The 32G MPS PHY is designed with a system-oriented approach, taking the interface, interconnect and channel into account when optimizing performance and features that maximize flexibility in today’s most challenging system environments. This makes the PHY ideal for high-performance wireline and 5G wireless infrastructure applications.

Key features

  • Supports data rates of 2.5 to 32 Gbps
  • Optimized for low-power operation and north/south die-edge placement
  • AC-coupled RX front end with on-chip capacitors
  • Flexible ASIC interface for sharing impedance codes among multiple PMA hard macros and reducing the number of external reference resistors for impedance calibration
  • Duplex lane configurations of x4 and x1
  • LC-PLLs provide a wide range of operating frequencies
  • Wide range programmable multipliers for reference clock multiplication
  • Differential reference clock inputs are selectively sourced from C4 or internal ASIC interface pins
  • Flexible ASIC clocking
  • Programmable clock outputs from the PLL to the ASIC core

What’s Included?

  • PMA hard macro and design kit
  • Datasheet
  • SoC integration guide
  • Optional design integration and bring-up support services

Silicon Options

Foundry Node Process Maturity
GlobalFoundries 22nm 22 220 nm In Production

Specifications

Identity

Part Number
32G LR Multi-Protocol SerDes (MPS) PHY - GLOBALFOUNDRIES 22nm
Vendor
Cadence Design Systems, Inc.
Type
Silicon IP

Provider

Cadence Design Systems, Inc.
HQ: USA
If you want to achieve silicon success, let Cadence help you choose the right IP solution and capture its full value in your SoC design. Cadence® IP solutions offer the combined advantages of a high-quality portfolio, an open platform, a modern IP factory approach to quality, and a strong ecosystem. Now you can tackle IP-to-SoC development in a system context, focus your internal effort on differentiation, and leverage multi-function cores to do more, faster. The Cadence IP Portfolio includes silicon-proven Tensilica® IP cores, analog PHY interfaces, standards-based IP cores, verification IP cores, and other solutions as well as customization services for current and emerging industry standards. The Cadence IP Factory provides you with an automated approach to the customization, delivery, and verification of SoC IP. As a result, you can spend more time on differentiation, with the assurance that you'll meet your performance, power, and area requirements. Choosing Cadence IP enables you to design with confidence because you have more freedom to innovate your SoCs with less risk and faster time to market.

Learn more about Video Processing IP core

Picking the right MPSoC-based video architecture: Part 1

A look at the design of multiprocessor systems-on-chips (MPSoCs) for video applications and how to optimize them for computational power and real-time performance as well as flexibility. Part 1: Architectural approaches to video processing

Analysis: ARC's Configurable Video Subsystems

Adding to its growing portfolio of licensable silicon IP subsystems, ARC has announced five configurable video processing subsystems. The subsystems range from the smallest-size AV 402V to the highest-performance AV 417V, and support multi-standard video encoding and decoding at resolutions ranging from CIF to D1.

Frequently asked questions about Video Processing IP

What is 32G LR Multi-Protocol SerDes (MPS) PHY - GLOBALFOUNDRIES 22nm?

32G LR Multi-Protocol SerDes (MPS) PHY - GLOBALFOUNDRIES 22nm is a Video Processing IP core from Cadence Design Systems, Inc. listed on Semi IP Hub. It is listed with support for globalfoundries In Production.

How should engineers evaluate this Video Processing?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Video Processing IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP