Vendor: VEGA Semiconductor Category: ADC

24bit Sigma-Delta Audio ADC

The IP is a stereo A/D Converter based on TSMC 90nm LP RF process with wide sampling rate of 8kHz ~ 96kHz.

24 Bit TSMC 90nm LP Available on request View all specifications

Overview

The IP is a stereo A/D Converter based on TSMC 90nm LP RF process with wide sampling rate of 8kHz ~ 96kHz. It is suitable for multimedia audio system which supports stereo line/FM input or mono microphone input.

Key features

  • Process: TSMC 90nm 1.2v/3.3v 1P6M LP RF process (with 2.0fF/um^2 MIM cap)
  • Stereo 24-bit ??ADC
  • Single-ended Analog Input
  • Sampling Rate Ranging from 8kHz to 96kHz
  • Master Clock: 256fs
  • SNR: 96dB@1.8V for 48kHz
  • DR: 95dB@1.8V for 48kHz
  • Digital HPF for DC-Offset cancel
  • Power Supply: Analog power supply 2.6V ~ 3V ~3.6V, Digital power supply 1.08V~ 1.2V ~ 1.32V
  • Operated Ambient Temperature: Ta = -40 ~ 85°C
  • Operated Junction Temperature: Tj = -40~125°C

Block Diagram

Silicon Options

Foundry Node Process Maturity
TSMC 90nm LP Available on request

Specifications

Identity

Part Number
24bit Sigma-Delta Audio ADC
Vendor
VEGA Semiconductor
Type
Silicon IP

Analog

Resolution bits
24 Bit

Provider

VEGA Semiconductor
HQ: Taiwan
VEGA SEMICONDUCTOR Corp. is a leading fabless ASIC design company providing Analog and Mixed-Signal IP Cores.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is 24bit Sigma-Delta Audio ADC?

24bit Sigma-Delta Audio ADC is a ADC IP core from VEGA Semiconductor listed on Semi IP Hub. It is listed with support for tsmc Available on request.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP