Vendor: 1-VIA Category: ADC

20GSa/s 12-Bit Analogue-to-Digital Converter (ADC)

1-VIA’s high-speed low-power RF-ADC is targeted at upcoming telecommunication markets such as 5G and Satellite Communications.

12 Bit TSMC 12nm FFC View all specifications

Overview

1-VIA’s high-speed low-power RF-ADC is targeted at upcoming telecommunication markets such as 5G and Satellite Communications. The RF-ADC has an effective 3dB bandwidth > 9GHz and 10 Effective Number of Bits (ENOB), making it an ideal candidate for FR1 (sub-6 GHz) and FR2 (mmWave 6-100 GHz) 5G deployment scenarios.

The ADC is a standalone macro which employs calibration of time interleaving skew, linearity and offset both at start-up and continuously in the background.

Key features

  • TSMC: 12/16nm CMOS FinFET
  • Resolution: 12-bit
  • Sampling rate: 20GSa/s
  • Power supplies: 1.8V, 1.2V, 1V and 0.8V
  • Power consumption: 800mW
  • Differential analog input: 1Vppd
  • 3dB Input bandwidth: > 9GHz
  • DNL: ± 0.5 LSB
  • INL: ± 0.5 LSB
  • SNDR: 61.5dBc
  • Background time interleaving skew, linearity and offset calibration

Block Diagram

Applications

  • 5G Base stations
  • Automotive Driver Assistance Systems (ADAS)
  • Direct-RF
  • Multi-carrier and Multi-standard wireless infrastructure
  • Satellite communications
  • Test equipment

What’s Included?

  • Datasheet
  • Characterization report
  • Layout view (GDSII)
  • Abstract view (LEF)
  • Timing View (LIB)
  • Behavioural model (Verilog)
  • Integration guidelines and support

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
TSMC 12nm FFC

Specifications

Identity

Part Number
VMADCCS020A
Vendor
1-VIA
Type
Silicon IP

Analog

Resolution bits
12 Bit

Provider

1-VIA
HQ: UK
1-VIA are continuously developing state-of-the-art, high-speed and low-power transceivers targeting next-generation satellite, data centre, telecommunications and automotive markets. With some of the industry’s most skilled and experienced analog/mixed-signal IC designers onboard they have a combined experience of more than 100 years in cutting-edge silicon design of high-speed ADC, DAC and PLL.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is 20GSa/s 12-Bit Analogue-to-Digital Converter (ADC)?

20GSa/s 12-Bit Analogue-to-Digital Converter (ADC) is a ADC IP core from 1-VIA listed on Semi IP Hub. It is listed with support for tsmc.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP