Vendor: Synopsys, Inc. Category: Multi-Protocol PHY

16G PHY in TSMC (28nm, 16nm, 12nm, N7, N6)

The silicon-proven Synopsys IP solution, consisting of configurable digital controllers, PHYs, Integrity and Data Encryption (IDE…

TSMC 28nm Available on request View all specifications

Overview

The complete silicon-proven Synopsys IP solution, consisting of configurable digital controllers, PHYs, Integrity and Data Encryption (IDE) Security Modules, IP Prototyping Kits and verification IP, is designed to meet all required features of the PCI Express® (PCIe®) 6.0, 5.0, 4.0, 3.1, 2.1, 1.1, and PIPE specifications. By providing a complete IP solution, Synopsys delivers
optimization across the individual IP to lower latency and ensures that all the IP functions seamlessly together to lower integration risk. The high-performance PCI Express IP solution is optimized for low power, small area and low latency.
The high-quality IP solution has been extensively validated with multiple hardware platforms, PHYs, and PCIe verification suites across a broad range of processes and foundries. With thousands of design wins and products shipping in volume, Synopsys’ expertise in developing and supporting the PCI Express interface enables designers to accelerate time-to-market and achieve silicon success for their advanced SoCs.

Key features

  • Physical Coding Sublayer (PCS) block with PIPE interface
  • Supports PCIe 6.0 (PAM-4), 5.0, 4.0, 3.1, 2.1, 1.1 encoding, backchannel initialization
  • Supports x1, x2, x4, x8, and x16 hard macro configurations
  • Lane margining at the receiver
  • Optimized High performance analog front-end with adaptive continuous time linear equalizer (CTLE), decision feedback equalization (DFE) and feed forward equalization (FFE) for PCIe 5.0 and ADC/DSP based architecture for PCIe 6.0
  • Continuous calibration and adaptation (CCA) for a robust performance across voltage and temperature variations
  • Spread-spectrum clocking (SSC) and PCIe Separate Refclk Independent SSC (SSIS)
  • Supports PCIe power management features, including L0p, L1 substate; power gating and power island; DFE bypass option and voltage mode Tx with under drive supply options
  • The multi-channel PHY macro with single clock and control core for higher density with support for both internal and external reference clock inputs
  • PIPE bifurcation as well as PHY macro aggregation for x1 to x16 PHY configurations
  • Superior Rx jitter & cross talk tolerance reduces design constraints for a wider range of board layout designs
  • Automated Test Equipment (ATE) test vectors for complete at-speed production testing
  • Each PHY channel contains its own 7-, 9-, 11-, 15-, 16-, 23-, and 31-bit pseudo random bit sequencer (PRBS) for internal and external loopbacks
  • Each channel is fully controllable via the integrated logic core as well as the test access port (TAP)
  • Support for various form-factors

Benefits

  • Designed to meet all required features of the PCI Express 6.0 (64 GT/s), 5.0 (32GT/s), 4.0 (16 GT/s), 3.1 (8 GT/s), 2.1 (5 GT/s) and 1.1 (2.5 GT/s), and PIPE specifications
  • Comprehensive suite of configurable controllers for Endpoint, Embedded Endpoint, Root Complex, Switch Port, Bridge, Dual Mode, and Multi-Port Switch applications
  • Optimized for low power, small area and low latency
  • PHYs include advanced built-in diagnostics, enabling at-speed production testing on low-cost digital tester
  • Automotive Safety Integrity Level (ASIL) B Ready ISO 26262 certified controller and PHY IP
  • Built-in applications in the verification IP accelerate testbench development
  • Standards-compliant Synopsys Integrity and Data Encryption Security Modules protect data transfer and are pre-verified with Synopsys Controller IP for PCI Express for fast integration and low risk

Applications

  • Enterprise computing, storage area networks, networking switches, and routers
  • Wireless and mobile devices
  • Industrial, automotive, and IoT
  • Embedded systems and set-top boxes
  • Graphics devices
  • Desktops, laptops, workstations, and servers

What’s Included?

  • Verilog models
  • Liberty timing views (.lib), LEF abstracts (.lef), CDL netlist (.cdl)
  • GDSII
  • IP-XACT XML files with register details
  • ATPG models; IBIS-AMI models
  • Documentation

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
TSMC 28nm 28nm 280 nm Available on request

Specifications

Identity

Part Number
dwc_16g_phy_tsmc
Vendor
Synopsys, Inc.
Type
Silicon IP

Provider

Synopsys, Inc.
HQ: USA
Synopsys is a leading provider of high-quality, silicon-proven semiconductor IP solutions for SoC designs. The broad Synopsys IP portfolio includes logic libraries, embedded memories, analog IP, wired and wireless interface IP, security IP, embedded processors and subsystems. To accelerate IP integration, software development, and silicon bring-up, Synopsys’ IP Accelerated initiative provides architecture design expertise, pre-verified and customizable IP subsystems, hardening, and signal/power integrity analysis. Synopsys' extensive investment in IP quality, comprehensive technical support and robust IP development methodology enables designers to reduce integration risk and accelerate time-to-market.

Learn more about Multi-Protocol PHY IP core

How a 16Gbps Multi-link, Multi-protocol SerDes PHY Can Transform Datacenter Connectivity

Increasingly, more of the focus on mobile has centered around cloud datacenters and the networking to get the data back and forth between these datacenters and the mobile device. Functions like voice recognition and mapping depend on the ability to split the functionality between the smartphone, for local processing like encryption and compression, and the back end, where a large number of servers can do the heavier lifting before returning the results.

One PHY, Zero Tradeoffs: Multi-Protocol PHY for Edge AI Interface Consolidation

The Cadence 10G multi-protocol PHY was architected to address this exact challenge. Designed to scale across multiple process nodes, it consolidates PCI Express (PCIe), USB, DisplayPort, Ethernet, and other interfaces into a single, compact, silicon-efficient block. What sets it apart is simultaneous multi-protocol support, which enables multiple data paths without duplicating hardware, requiring extra board connectors, or paying the area and power penalty of separate IP blocks.

Frequently asked questions about Multi-Protocol PHY IP cores

What is 16G PHY in TSMC (28nm, 16nm, 12nm, N7, N6)?

16G PHY in TSMC (28nm, 16nm, 12nm, N7, N6) is a Multi-Protocol PHY IP core from Synopsys, Inc. listed on Semi IP Hub. It is listed with support for tsmc Available on request.

How should engineers evaluate this Multi-Protocol PHY?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Multi-Protocol PHY IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP