MIPI CPHY Verification IP
MIPI CPHY Verification IP is compliant with MIPI CPHY specification and verifies CPHY devices.
Overview
MIPI CPHY Verification IP is compliant with MIPI CPHY specification and verifies CPHY devices. CPHY Verification IP is developed by experts who have worked on complex protocols before.
MIPI CPHY Verification IP is supported natively in SystemVerilog, VMM, RVM, AVM, OVM, UVM, Verilog, SystemC, VERA, Specman E and non-standard verification env
MIPI CPHY Verification IP comes with optional Smart Visual Protocol Debugger (Smart ViPDebug), which is GUI based debugger to speed up debugging.
Key features
- Full MIPI CPHY Transmitter and Receiver functionality.
- Supports 2.0 MIPI CPHY Specifications.
- Supports up to 32 trio lanes.
- Supports both serial and PPI functionality testing.
- Supports PRBS Pattern generation.
- Supports short and long packets
- Supports BTA Operations.
- Supports to set symbol clock
- Supports to set lane skew between lanes in a trio for arrival of sot.
- Supports all lane configuration
- Supports multiple packets per transmission
- Supports different SYNC word in serial and PPI.
- Supports Calibration preamble formats in serial.
- Supports ALP mode in serial and PPI.
- Supports differential and single ended mode of operation
- Various kind of Transmitter and Receiver errors generation and detection
- SoT Error
- SoT Sync Error
- EoT Sync Error
- Escape Entry Command Error
- False Control Error
- Status counters for various events in bus.
- Operates as a Transmitter, Receiver
- Monitor, Detects and notifies the test bench of all protocol and timing errors.
- Callbacks in node transmitter, receiver and monitor for user processing of data.
- MIPI CPHY Verification IP comes with complete test suite to test every feature of MIPI CPHY specification.
- Functional coverage for complete MIPI CPHY features
Block Diagram
Benefits
- Faster testbench development and more complete verification of MIPI CPHY designs.
- Easy to use command interface simplifies testbench control and configuration of Tx,Rx and monitor
- Simplifies results analysis.
- Runs in every major simulation environment.
What’s Included?
- Complete regression suite containing all the MIPI CPHY testcases.
- Examples showing how to connect various components, and usage of Tx,Rx and Monitor.
- Detailed documentation of all class, task and function's used in verification env.
- Documentation also contains User's Guide and Release notes.
Files
Note: some files may require an NDA depending on provider policy.
Specifications
Identity
Provider
Learn more about MIPI PHY IP core
MIPI DPHY Solution
Infineon Drives Automotive MCU Performance Higher with Synopsys Interface IP
Cadence First to Demo Complete M-PCIe PHY and Controller Solution at MIPI and PCI-SIG Conferences
Super Edge Medical SoC (SEMC)
D-PHY, M-PHY & C-PHY? First Look at Testing MIPI's Latest PHY
Frequently asked questions about MIPI PHY IP
What is MIPI CPHY Verification IP?
MIPI CPHY Verification IP is a MIPI PHY IP core from SmartDV Technologies listed on Semi IP Hub.
How should engineers evaluate this MIPI PHY?
Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this MIPI PHY IP.
Can this semiconductor IP be compared with similar products?
Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.