UMC 55nm uLP LowK Logic Process Ture 3.3V Low Power Low Frequency OSC IO Cell Library
UMC 55nm uLP LowK Logic Process Ture 3.3V Low Power Low Frequency OSC IO Cell Library
- UMC
- 55nm
- ULP
- Silicon Proven
Analog I/O Pad Library IP cores provide the pad-level interface between silicon and the package or board environment in modern SoC and ASIC designs.
These IP cores support pad cells optimized for analog signal integrity, ESD resilience, and mixed-signal board connectivity, helping designers create robust I/O implementations across digital, analog, and high-speed domains
This catalog allows you to compare Analog I/O Pad Library IP cores from leading vendors based on signal integrity, robustness, integration fit, and process node compatibility.
Whether you are designing analog front ends, sensor systems, RF subsystems, or mixed-signal SoCs, you can find the right Analog I/O Pad Library IP for your application.
UMC 55nm uLP LowK Logic Process Ture 3.3V Low Power Low Frequency OSC IO Cell Library
UMC 55nm uLP LowK Logic Process Ture 3.3V Low Power Low Frequency OSC IO Cell Library
UMC 55nm uLP LowK Logic Process Ture 3.3V Low Frequency OSC IO Cell Library
UMC 55nm uLP LowK Logic Process Ture 3.3V Low Frequency OSC IO Cell Library
UMC 55nm ULP LowK Logic Process Ture 3.3V high Frequency OSC IO Cell Library
UMC 55nm ULP LowK Logic Process Ture 3.3V high Frequency OSC IO Cell Library
VeriSilicon UMC 0.18μm CF I/O
VeriSilicon UMC 0.18μm CF I/O Cell (01) Library developed by VeriSilicon is optimized for UMC 0.18μm 1.8v/3.3v 1P6M Generic II lo…
UMC 28nm Logic and Mixed-Mode Low-K HPC Process True 1.8V Low Power Low Frequency OSC IO Cell Library
UMC 55nm Embedded Flash and Embedded E2PROM Low Power Low-K Split-Gate Process Ture 3.3V Low Power Low Frequency OSC IO Cell Libr…
UMC 55nm SP/RVT LowK Logic Process True 3.3V Low Frequency OSC IO Cell Library
UMC 55nm SP/RVT LowK Logic Process True 3.3V Low Frequency OSC IO Cell Library
Specialty OSC IO IP, UMC 40nm LP process
UMC 40nm LP/RVT Low-K Logic process True 3.3V Low frequency OSC IO Cell Library.
Specialty OSC IO IP, UMC 40nm LP process
UMC 40nm LP/RVT Low-K Logic process True 3.3V Low Power Low frequency OSC IO Cell Library.
Specialty OSC IO IP, UMC 28nm HLP process
28nm Logic and Mixed-Mode HLP/RVT process True 1.8V High frequency Oscillator BOAC IO Cell Library.
Specialty OSC IO IP, UMC 0.25um Logic process
UMC 0.25um Logic process true 2.5V Oscillator IO cells.
Specialty OSC IO IP, UMC 0.11um HS/AE process
UMC 0.11um HS/AE (AL Enhancement) Logic process high frequency OSC BOAC IO.
Specialty OSC IO IP, 1MHz to 66MHz, UMC 55nm SP process
UMC 55nm SP/RVT Logic Low-K process 2.5V OD 3.3V high frequency OSC Pad.
Specialty OSC IO IP, 1MHz to 66MHz, UMC 90nm SP process
UMC 90nm SP/RVT process 2.5V high frequency OSC Pad.
Specialty OSC IO IP, UMC 90nm SP process
UMC 90nm SP/RVT process 2.5V low frequency OSC Pad.
Specialty OSC IO IP, UMC 90nm LL process
UMC 90nm LL/RVT process 2.5V low frequency OSC Pad.
Specialty OSC IO IP, UMC 90nm LL process
UMC 90nm LL/RVT process 2.5V high frequency OSC Pad.
Specialty OSC IO IP, 1MHz to 66MHz, UMC 55nm LP process
UMC 55nm LP/RVT Logic process OSC High IO Library.
Specialty OSC IO IP, BOAC (Bonding Over Active Circuit), UMC 40nm LP process
UMC 40nm LP/RVT Logic process high frequency OSC BOAC IO.
Specialty OSC IO IP, UMC 90nm SP process
UMC 90nm SP/RVT Low-K Logic process True 3.3V Low frequency OSC IO Cell Library.