100~450MHz DDR DLL with 80 Phase Selection, SMIC0.1.3um
The AR531S13 is a low-jitter low power dual channel delay locked loop (DLL) design support for DDR application.
- SMIC
- 130nm
- G
Delay Locked Loop (DLL) IP cores are essential timing components in modern SoC and ASIC designs, enabling precise clock alignment and delay control.
Unlike PLLs, DLLs do not generate new frequencies but instead adjust the phase of a reference clock, making them ideal for clock distribution, timing calibration, and interface synchronization.
This catalog allows you to compare DLL IP cores from leading vendors based on jitter performance, lock time, power consumption, and process node compatibility.
Whether you are designing high-speed interfaces, memory subsystems, or timing-critical digital systems, you can find the right DLL IP for your application.
100~450MHz DDR DLL with 80 Phase Selection, SMIC0.1.3um
The AR531S13 is a low-jitter low power dual channel delay locked loop (DLL) design support for DDR application.
The S13V33_DLL_04 generates 4-channel fixed timing delay.