Comparator with configurable hysteresis input on UMC 55nm
This present IP is a comparator which is used to do the comparison between the different input groups, which operates in 3.3v pow…
Overview
This present IP is a comparator which is used to do the comparison between the different input groups, which operates in 3.3v power supply, the output of comparator is driven by 1.2v supply.
Key features
- Two power modes: normal mode and low power mode
- Hysteresis voltage is configurable: 50mV/100mV
- Supply voltage: VDD33: 1.8v~3.6v, VDD12: 1.2v±10%.
- Process: UMC 55nm Logic and Mixed-mode Low Leakage Process
- Operation Temperature: Tj = -40℃ ~ +105℃
Silicon Options
| Foundry | Node | Process | Maturity |
|---|---|---|---|
| UMC | 55nm | 55nm 550 nm | Silicon Proven |
Specifications
Identity
Provider
Learn more about Comparator IP core
Achieving Groundbreaking Performance with a Digital PLL
Improving Battery-Powered Device Operation Time Thanks To Power Efficient Sleep Mode
Generating High Speed CSI2 Video by an FPGA
Design & Verify Virtual Platform with reusable TLM 2.0
Metric Driven Verification of Reconfigurable Memory Controller IPs Using UVM Methodology for Improved Verification Effectiveness and Reusability
Frequently asked questions about Comparator IP cores
What is Comparator with configurable hysteresis input on UMC 55nm?
Comparator with configurable hysteresis input on UMC 55nm is a Comparator IP core from UniIC listed on Semi IP Hub. It is listed with support for umc Silicon Proven.
How should engineers evaluate this Comparator?
Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Comparator IP.
Can this semiconductor IP be compared with similar products?
Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.