Xiphera 扩展其传输层安全产品系列
Xiphera’s TLS products are compact in size and can be used even in resource constrained devices.
June 1, 2023 -- Xiphera extends its Transport Layer Security (TLS) product family with new client and server IP cores for FPGA and ASIC circuits, introducing TLS 1.3 server side functionalities and wider feature coverage of TLS 1.3.
TLS is used for securing communication from eavesdropping or manipulation in a large variety of different applications, including secure web browsing as well as machine-to-machine communication protocols. The TLS protocol is based on symmetric and asymmetric cryptography and digital certificates.
High performance with first-grade security
Xiphera’s TLS product family implements both end-points of a TLS 1.3 session in a hardware-only approach. The entire TLS stack, including TLS handshake and related key management, is implemented inside an IP core, the session keys being never visible outside the core. Xiphera TLS products provide throughputs from a few Gbps up to several tens of Gbps. Despite the rich feature set, Xiphera’s TLS products are compact in size and can be used even in resource constrained devices.
“The extension of our TLS offering allows our customers to have more feature-rich TLS solutions for both client and server ends of TLS.” says Kimmo Järvinen, Co-founder and CTO of Xiphera. “Xiphera’s TLS cores combine high performance with first-grade security thanks to the isolation of all cryptographic computations and session key management from the rest of the system.”
For more information about Xiphera’s TLS solutions, visit the product family page here.
Related Semiconductor IP
Related News
- Comcores针对5G传输网络安全推出MACsec技术解决方案
- Xiphera 全新 IP 内核扩充现有ECC 产品组合
- T2M在22 纳米、28 纳米和 40 纳米工艺节点上提供提升视频和显示芯片性能的DisplayPort/eDisplayPort v1.4 Rx的 PHY IP和配套多流传输和匹配的控制器 IP。
- Xiphera 推出 xQlave™ 量子安全加密 IP 核系列产品