Vendor: Digital Solutions Category: Power On Reset (POR)

Small footprint, low power, Power on Reset for Silterra CL180G

Power on Reset IP is designed to generate global reset signal depending on 3.3V Power Supply.

Silterra 180nm G View all specifications

Overview

Power on Reset IP is designed to generate global reset signal depending on 3.3V Power Supply. The output nReset is low while vcc33 is detected lower than Vth_vcc33_up, the upper threshold of comparator. Once vcc33 rise higher than Vth_vcc33_up the signal nReset goes high until vcc33 falls lower than Vth_33_dn, the lower threshold of comparator. At initial power on nReset is guaranteed to be held low for dT_nReset_up.

Key features

  • Dual 1.8V and 3.3V Power Supply Operation
  • 3.3V voltage detector
  • Low Power Consumption: 350uW
  • 300mV Hysteresis on comparator
  • Adjustable delay time via external capacitor
  • Small area
  • Silterra 0.18um CMOS Logic Generic process (CL180G)
  • -40...+70°C operating junction temperature
  • Stage: Silicon-proven

Block Diagram

Benefits

  • Cheap multi-usage license
  • Small area
  • Silicon proven
  • Ready to supply

What’s Included?

  • Brief Datasheet
  • Design models (Verilog, .LIB)
  • Application Note
  • GDSII database
  • Final Hard Macro placement file (.LEF)
  • DRC Report

Silicon Options

Foundry Node Process Maturity
Silterra 180nm G

Specifications

Identity

Part Number
DSCORE0101H-SL180G
Vendor
Digital Solutions
Type
Silicon IP

Provider

Digital Solutions
HQ: Russian Federation

Learn more about Power On Reset (POR) IP core

Method for Booting ARM Based Multi-Core SoCs

In the boot process various modules/peripherals (like clock controller or security handing module and other master/slaves) initialized as per the SoC architecture and customer applications. In Multi core SoCs, first primary core (also called booting core) start up in boot process and then secondary cores are enabled by software.

Analysis of RDC Paths for a million gate SoC

Reset is necessary to initialize the system and reach to a known state. Just like multiple clocks are required in an SoC to sustain various use models and performance, multiple resets are designed to cater different functional requirements. With this advent we also invite some issues due to crossings among different reset domains. In a sequential design, if the reset of source register is different from the reset of destination register even though the data path is in same clock domain, this will become asynchronous crossing path and can cause metastability at destination register.

The silicon enigma: Bridging the gap between simulation and silicon

VLSI design teams are eagerly anticipating the full functional fab out Silicon to portray their months of hard work, on the other hand the Test teams are busy planning their functional coverage (to fill in the gaps of scan (atpg) patterns coverage holes) but more often than not, the unexpected happens and the teams are busy debugging the Si bring up for functional cases. This paper is trying to highlight the seemingly innocuous issues that occur on first few day of Si bring up and proactive steps that would help reduce these cycle.

BIST Verification at SoC level

With the increase complexity of modern day SoCs, the number of memory blocks and LBIST partitions are increasing, which is in turn making the verification efforts quite challenging. This paper highlights the key points to keep in mind while deciding the verification strategy for self-test, and what are the road-blocks in executing this “ideal” verification plan.

High Density - Low power Flip-Flop

In a current trend of SoC Design, IC’s are becoming more and more complex so the challenges of meeting all the design requirements have become increasingly difficult.

Frequently asked questions about Power-On Reset (POR) IP cores

What is Small footprint, low power, Power on Reset for Silterra CL180G?

Small footprint, low power, Power on Reset for Silterra CL180G is a Power On Reset (POR) IP core from Digital Solutions listed on Semi IP Hub. It is listed with support for silterra.

How should engineers evaluate this Power On Reset (POR)?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Power On Reset (POR) IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP