RTC Verification IP
The RTC verification IP provides an effective and efficient way to verify the components (data converters and/or logic devices) c…
Overview
The RTC verification IP provides an effective and efficient way to verify the components (data converters and/or logic devices) connecting with RTC link. The RTC VIP is fully compliant with DS3234 maxim_spi_rtc. This VIP is lightweight VIP with an easy plug-and-play interface so that there is no hit on the design time.
Key features
- Compliant to RTC basic specification as defined in DS3234 maxim_spi_rtc
- Supports configurable timing parameters and multi-slave configurations.
- Supports multi-slave memory.
- Supports Master and Slave Mode.
- Supports data width of 8 bits.
- Supports baud rate selection.
- Supports internal clock division checks.
- Supports single and burst transfer mode
- Supports on-the-fly generation of data.
- Provides full control to the user to enable/disable various types of messages.
- Integrates easily in any verification environment.
- Supports full-timing models or bus functional models.
- Supports advanced System Verilog features like constrained random testing.
- Supports Callback/ User Configuration in all components.
- Supports ECC.
- Support Mode 0 (CPOL=0) and Mode 3 (CPOL=1)
- Supports SDR, DDR, DUAL, DUAL I/O, DDRDUAL I/O, QUAD, QUAD I/O ,DDRQUAD I/O modes.
- Has assertion and coverage with more than 95% functional coverage.
- Has constraint random testcases to assure the specification is thoroughly met.
- Supports all possible frequencies mentioned in the specification.
- Supports optional data masking feature.
- Supports 1s-1s-1s and 8D-8D-8D mode and dynamic mode between them.
- Supports a wide variety of Dynamic as well as Static Error Injection scenarios
Block Diagram
Benefits
- Available in native System Verilog (UVM/OVM/VMM) and Verilog
- Unique development methodology to ensure the highest levels of quality
- Availability of Compliance & Regression Test Suites
- 24X5 customer support
- Unique and customizable licensing models
- Exhaustive set of assertions and coverage points with connectivity examples for all the components
- Consistency of interface, installation, operation, and documentation across all our VIPs
- Provide complete solutions and easy integration in IP and SoC environment
What’s Included?
- RTC slave flash memory Model
- RTC Monitor & Scoreboard
- RTC MASTER BFM/Agent
- Test-Bench Configurations
- Test Suite (Available in Source code)
- Basic Protocol Tests
- Directed & Random Tests
- Assertions & Cover Point Tests
- Integration Guide, User Manual, and Release Notes
Files
Note: some files may require an NDA depending on provider policy.
Specifications
Identity
Provider
- To create world class Verification IP Solutions
- To provide expert consultancy to ASIC & SoC Design companies
- To design SOCs from Architecture to Working Silicon
- To be the leading provider of Semiconductor IP Solutions
- To be a one-stop-shop for Design and Verification
- Customer Success
- Commitment to Quality
- Quality of Products
- Quality of Engineers
- Best in class Customer Support
- Ethics and Integrity
Learn more about Timers & Watchdogs IP core
Multitasking operations require more hardware based RTOSes
How to Ensure a Bug Free BootROM?
SystemC: Key modeling concepts besides TLM to boost your simulation performance
Frequently asked questions about Timers & Watchdogs IP cores
What is RTC Verification IP?
RTC Verification IP is a Timers & Watchdogs IP core from Truechip Solutions listed on Semi IP Hub.
How should engineers evaluate this Timers & Watchdogs?
Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Timers & Watchdogs IP.
Can this semiconductor IP be compared with similar products?
Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.