Vendor: V-Trans Microelectronics Category: ADC

Low power 8-bit ADC, 2Mhz , 600uA - 3.3V

8-bit ADC in 0.35um HHNEC CZ6H process 600uA @ 2Mhz

Overview

8-bit ADC in 0.35um HHNEC CZ6H process
600uA @ 2Mhz

Key features

  • 8-bit ADC in 0.35um HHNEC CZ6H process
  • 600uA @ 2Mhz

Benefits

  • Low power

Files

Note: some files may require an NDA depending on provider policy.

Specifications

Identity

Part Number
VT35AD8B2
Vendor
V-Trans Microelectronics

Provider

V-Trans Microelectronics
HQ: CHINA
V-Trans provides a low cost solution with high performance mixed-signal IPs which are very easy to integrate into your SOC. Together, our US Silicon-Valley experience and local talents, combined with a cost effective operation in Shanghai, China, we provide you a full support and customization through tapeout.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is Low power 8-bit ADC, 2Mhz , 600uA - 3.3V?

Low power 8-bit ADC, 2Mhz , 600uA - 3.3V is a ADC IP core from V-Trans Microelectronics listed on Semi IP Hub.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP