GDDR6 Verification IP
The GDDR6 Verification IP provides an effective & efficient way to verify the components interface with the GDDR6 interface of an…
Overview
The GDDR6 Verification IP provides an effective & efficient way to verify the components interface with the GDDR6 interface of an ASIC/FPGA or SoC. The GDDR6 VIP is fully compliant with Standard GDDR6 Version JESD250B specification from JEDEC. This VIP is a lightweight with an easy plug-and-play interface so that there is no hit on the design time and the simulation time.
Key features
- Compliant to JEDEC GDDR6 SDRAM Specification version JESD250B.
- Supports connection to any GDDR6 Memory Controller IP communicating with a JESD250B compliant GDDR6 Memory Model.
- Supports configurable SDRAM addressing of different sizes (x8 and x16).
- Available in all memory sizes from 4 Gb to 16 Gb per channel.
- Supports multi-channel.
- Supports Double and Quad data rates for WCK
- Support Pseudo Channel mode operation.
- WRITE Data mask function via CA bus (single/double-byte mask).
- Supports Data bus inversion (DBI).
- Supports Command Address bus inversion (CABI).
- Supports all types of training.
- Supports Data Mask function.
- Supports configurable timing parameters and rank associations.
- Supports capturing all the valid GDDR6 commands including Activate, Read Write, Pre-charge.
- Supports Power-up Reset and initialization sequences.
- Supports Power-Down, Self-Refresh & Hibernate Self-Refresh operation.
- Supports RDQS mode.
- Supports EDC for both write and read operations.
- Supports EDC half and full rate.
- Supports Dynamic Voltage Switching.
- Supports Temperature sensor.
- Supports clock to stop, frequency change, and duty cycle corrector.
- Supports all mode registers configurations.
- Supports Multi Environment.
- Reports various timing errors, which can be used to check any timing violations.
- It provides full control to the user to enable/disable various types of messages.
- Supports full-timing models or bus functional models.
- Supports advanced System Verilog features like constrained random testing.
- Strong Protocol Monitor with real-time exhaustive programmable checks.
- Supports Dynamic as well as Static Error Injection scenarios.
- On the fly protocol checking using protocol check functions, static and dynamic assertion.
- Built-in Coverage analysis.
- Provides a comprehensive user API (callbacks) in Monitor, Controller, and Memory Model BFMs.
- Graphical analyzer to show transactions for easy debugging.
Block Diagram
Benefits
- Available in native SystemVerilog (UVM/OVM/VMM) and Verilog
- Unique development methodology to ensure the highest levels of quality
- Availability of various Regression Test Suites
- 24X5 customer support
- Unique and customizable licensing models
- Exhaustive set of assertions and cover points with connectivity example for all the components
- Consistency of interface, installation, operation, and documentation across all our VIPs
- Provide complete solution and easy integration in IP and SoC environment
What’s Included?
- GDDR6 SDRAM Model
- GDDR6 Monitor & Scoreboard
- GDDR6 Memory Controller BFM/Agent
- GDDR6 PHY
- Test-Bench Configurations
- Test Suite (Available in Source code)
- Basic Protocol Tests
- Assertions & Cover Point Tests
- Integration Guide, User Manual, and Release Notes
Files
Note: some files may require an NDA depending on provider policy.
Specifications
Identity
Provider
- To create world class Verification IP Solutions
- To provide expert consultancy to ASIC & SoC Design companies
- To design SOCs from Architecture to Working Silicon
- To be the leading provider of Semiconductor IP Solutions
- To be a one-stop-shop for Design and Verification
- Customer Success
- Commitment to Quality
- Quality of Products
- Quality of Engineers
- Best in class Customer Support
- Ethics and Integrity
Learn more about GDDR IP core
SPAD: Specialized Prefill and Decode Hardware for Disaggregated LLM Inference
High Bandwidth Memory Evolution from First Generation HBM to the Latest HBM4
Designing the AI Factories: Unlocking Innovation with Intelligent IP
Breaking the Memory Bandwidth Boundary. GDDR7 IP Design Challenges & Solutions
The Growing Importance of AI Inference and the Implications for Memory Technology
Frequently asked questions about GDDR IP
What is GDDR6 Verification IP?
GDDR6 Verification IP is a GDDR IP core from Truechip Solutions listed on Semi IP Hub.
How should engineers evaluate this GDDR?
Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this GDDR IP.
Can this semiconductor IP be compared with similar products?
Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.