Vendor: Kamaten Technology Incorporated Category: Clock Generator

Frequency Divider

Kamaten frequency dividers reduce input digital signal (clock) frequency and can be set to any integer division ratio from 1 to 8…

TSMC 28nm HPC View all specifications

Overview

Kamaten frequency dividers reduce input digital signal (clock) frequency and can be set to any integer division ratio from 1 to 8, 64, 512 or 4096. Input and output signals are differential CMOS. All input, output and control signals are CMOS. Dividers have very compact footprint. Inductors are not used, reducing silicon area and electromagnetic interference. Dividers are intended for use in frequency conversion or frequency synthetizing systems, requiring broad range of division ratios with inclusion of any value within the range. Dividers come as high frequency or low power versions, designed in TSMC 28HPC/HPC+ process. Designs may be ported to other process nodes by request.

Key features

  • Division ratio: any integer from 1 to 8/64/512/4096 
  • Maximum input frequency 2GHz – 10+GHz (A) 
  • Clock input and output signals are differential CMOS 
  • Control signals are single ended CMOS  
  • Typical consumption: 0.5 – 4mA at 1GHz, scales with frequency (A) 
  • Duty cycle at output 50+5% 
  • Power down and bypass mode 
  • Low leakage current 
  • Footprint:  52x30µm 1:1:512 high frequency version;  32x15µm 1:1:64 low power version 
  • Process:  TSMC 28nm HPC/HPC+; can be ported to other nodes by request

Block Diagram

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
TSMC 28nm HPC

Specifications

Identity

Part Number
FDV-T28HPC
Vendor
Kamaten Technology Incorporated

Provider

Kamaten Technology Incorporated
HQ: Canada
Primarily analog and mixed signal IP development for telecommunication, automotive, consumer. Secondary activity: design services provider, full custom analog and mixed signal.

Learn more about Clock Generator IP core

Generating multiple clock frequencies using Specman "real" feature in mixed (Analog/Digital) design environments

Using our “Specman agent approach for the Mixed Verification” along with exploiting “real” feature of Specman version 8.2, we can introduce directed/constrained randomization to the frequencies needed for the analog modules which are interacting with the DUT (Design Under Test). This approach gives complete controllability over the clock frequencies, which can be directly randomized and modified on-the-fly from the testcase, as the scenario may demand.

M31 on the Specification and Development of MIPI Physical Layer

MIPI is the abbreviation of "Mobile Industry Processor Interface". This article will introduce the physical layer specifications of MIPI architecture, and explain the features and benefits of D-PHY and C-PHY respectively. Then, the MIPI perspective on the development and challenges of automotive electronics and the professional MIPI technical services that M31 can provide will be shared.

Silicon-Accurate Fractional-N PLL Design

Fractional-N PLLs are a useful class of PLLs and not well understood. This paper explains in simple terms how these differ from a regular integer PLL. Common applications are listed along with a brief description of the key performance parameter – jitter.

FPGA Implementation of DLX Microprocessor With WISHBONE SoC Bus

DLX is an open source microprocessor, it’s free and it has never been implemented in a commercial ASIC (Application Specific Integrated Circuit) design. The objective of this project is to use the DLX microprocessor implemented with Wishbone bus interface for a SoC (System-on-Chip) design.

Mixed Signal Drivers for Ultra Low Power and Very High Power Applications

Evolving niche markets, such as ICs for biomedical applications, are very challenging in respect to power consumption and on chip power dissipation, namely, wide range from ultra low power (ULP) functionality (<uW) where IC is battery powered, e.g. mobile micro transducers, to very high power (VHP, >5W), e.g. coded energy transfer from RFID¡¯s for remote sensing and animal tracking.

Frequently asked questions about Clock Generator IP cores

What is Frequency Divider?

Frequency Divider is a Clock Generator IP core from Kamaten Technology Incorporated listed on Semi IP Hub. It is listed with support for tsmc.

How should engineers evaluate this Clock Generator?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Clock Generator IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP