Vendor: Dolphin Semiconductor Category: Power On Reset (POR)

Combined Power-On-Reset and Brown-Out-Reset in TSMC 22ULL

Combined Power-On-Reset and Brown-Out-Reset in TSMC 22ULL

TSMC 22nm ULL Silicon Proven View all specifications

Overview

Combined Power-On-Reset and Brown-Out-Reset in TSMC 22ULL

Key features

  • Current consumption:
    • on AVD: 13 µA on AVD
    • on Vin: 2 µA in normal mode / 20 nA in low power mode
  • Typical BOR threshold voltage: 86% of input monitored voltage
  • Typical POR threshold voltage: 87% of input monitored voltage
  • ±3% accuracy (no trimming required)

Block Diagram

Benefits

  • Dual POR and BOR function
  • Programmable input monitored thresholds
  • Reset signal filtering
  • Local Supply Monitoring (LSM)
  • AVD input voltage range: 1.62 V to 3.63 V
  • VDD Digital power supply: 0.72 V to 0.99 V
  • IN input voltage range: 0 V to VAV D
  • Programmed monitored input voltage range: 0.55 V and 3.3 V
  • Junction temperature range: -40°C to 125°C

Applications

  • AR - VR
  • Bluetooth
  • Cellular IoT
  • GNSS
  • Hearing aids
  • Home Appliance
  • Infotainment
  • NB-IoT
  • Smart Headset
  • Smart Speaker
  • TWS Earpods
  • ULP MCU
  • Voice-controlled devices
  • Voice Assistant
  • WiFi

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
TSMC 22nm ULL Silicon Proven

Specifications

Identity

Part Number
POR-BOR-1.62-3.63-0.55-3.3.02_TSMC_22_ULL
Vendor
Dolphin Semiconductor
Type
Silicon IP

Provider

Dolphin Semiconductor
HQ: France
Dolphin Semiconductor is a leading provider of semiconductor IP solutions, specializing in mixed signal IP design targeting markets such as Industrial, High-Performance Computing, Consumer Electronics, IoT and Automotive. Dolphin Semiconductor cutting-edge technology IPs in power management, high-quality audio, power metering, and design safety/robustness, allow their customers to accelerate design cycles, foster faster time-to-market and build products that address the challenges of any industry and support a more sustainable world. With a customer-centric approach, Dolphin Semiconductor provides exceptional support for successful project outcomes.

Learn more about Power On Reset (POR) IP core

Method for Booting ARM Based Multi-Core SoCs

In the boot process various modules/peripherals (like clock controller or security handing module and other master/slaves) initialized as per the SoC architecture and customer applications. In Multi core SoCs, first primary core (also called booting core) start up in boot process and then secondary cores are enabled by software.

Analysis of RDC Paths for a million gate SoC

Reset is necessary to initialize the system and reach to a known state. Just like multiple clocks are required in an SoC to sustain various use models and performance, multiple resets are designed to cater different functional requirements. With this advent we also invite some issues due to crossings among different reset domains. In a sequential design, if the reset of source register is different from the reset of destination register even though the data path is in same clock domain, this will become asynchronous crossing path and can cause metastability at destination register.

The silicon enigma: Bridging the gap between simulation and silicon

VLSI design teams are eagerly anticipating the full functional fab out Silicon to portray their months of hard work, on the other hand the Test teams are busy planning their functional coverage (to fill in the gaps of scan (atpg) patterns coverage holes) but more often than not, the unexpected happens and the teams are busy debugging the Si bring up for functional cases. This paper is trying to highlight the seemingly innocuous issues that occur on first few day of Si bring up and proactive steps that would help reduce these cycle.

BIST Verification at SoC level

With the increase complexity of modern day SoCs, the number of memory blocks and LBIST partitions are increasing, which is in turn making the verification efforts quite challenging. This paper highlights the key points to keep in mind while deciding the verification strategy for self-test, and what are the road-blocks in executing this “ideal” verification plan.

High Density - Low power Flip-Flop

In a current trend of SoC Design, IC’s are becoming more and more complex so the challenges of meeting all the design requirements have become increasingly difficult.

Frequently asked questions about Power-On Reset (POR) IP cores

What is Combined Power-On-Reset and Brown-Out-Reset in TSMC 22ULL?

Combined Power-On-Reset and Brown-Out-Reset in TSMC 22ULL is a Power On Reset (POR) IP core from Dolphin Semiconductor listed on Semi IP Hub. It is listed with support for tsmc Silicon Proven.

How should engineers evaluate this Power On Reset (POR)?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Power On Reset (POR) IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP