Vendor: Systemyde International Corp. Category: Clock Generator

Clock Spectrum Spreader

Optimal spectrum spreading algorithm

Overview

Optimal spectrum spreading algorithm

Key features

  • Requires a 0.5nS delay cell, but the absolute value is not critical
  • Process-tolerant design
  • Three options for spectrum spread
  • Average clock cycle length is unchanged

What’s Included?

  • Verilog source
  • optional testbench

Files

Note: some files may require an NDA depending on provider policy.

Specifications

Identity

Part Number
dith_top
Vendor
Systemyde International Corp.

Provider

Systemyde International Corp.
HQ: USA
Systemyde (pronounced system-wide) International Corporation develops Intellectual Property (IP), in the form of synthesizable Verilog HDL models. We specialize in Z80, Z180 and Z8000-compatible processors and peripheral controllers, although we have a broad range of design experience. Our Verilog HDL models can be used in FPGA, ASIC or full custom implementations. Systemyde designed all five generations of Rabbit microprocessors and have full core rights to these designs. We also do custom design work. If you have a project please contact us.

Learn more about Clock Generator IP core

Generating multiple clock frequencies using Specman "real" feature in mixed (Analog/Digital) design environments

Using our “Specman agent approach for the Mixed Verification” along with exploiting “real” feature of Specman version 8.2, we can introduce directed/constrained randomization to the frequencies needed for the analog modules which are interacting with the DUT (Design Under Test). This approach gives complete controllability over the clock frequencies, which can be directly randomized and modified on-the-fly from the testcase, as the scenario may demand.

M31 on the Specification and Development of MIPI Physical Layer

MIPI is the abbreviation of "Mobile Industry Processor Interface". This article will introduce the physical layer specifications of MIPI architecture, and explain the features and benefits of D-PHY and C-PHY respectively. Then, the MIPI perspective on the development and challenges of automotive electronics and the professional MIPI technical services that M31 can provide will be shared.

Silicon-Accurate Fractional-N PLL Design

Fractional-N PLLs are a useful class of PLLs and not well understood. This paper explains in simple terms how these differ from a regular integer PLL. Common applications are listed along with a brief description of the key performance parameter – jitter.

FPGA Implementation of DLX Microprocessor With WISHBONE SoC Bus

DLX is an open source microprocessor, it’s free and it has never been implemented in a commercial ASIC (Application Specific Integrated Circuit) design. The objective of this project is to use the DLX microprocessor implemented with Wishbone bus interface for a SoC (System-on-Chip) design.

Mixed Signal Drivers for Ultra Low Power and Very High Power Applications

Evolving niche markets, such as ICs for biomedical applications, are very challenging in respect to power consumption and on chip power dissipation, namely, wide range from ultra low power (ULP) functionality (<uW) where IC is battery powered, e.g. mobile micro transducers, to very high power (VHP, >5W), e.g. coded energy transfer from RFID¡¯s for remote sensing and animal tracking.

Frequently asked questions about Clock Generator IP cores

What is Clock Spectrum Spreader?

Clock Spectrum Spreader is a Clock Generator IP core from Systemyde International Corp. listed on Semi IP Hub.

How should engineers evaluate this Clock Generator?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Clock Generator IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP