Vendor: Chipus Microelectronics Category: ADC

10-bit 50kSPS SAR ADC - 10 bits, 50kSPS, 4 multiplexed inputs - XFAB 0.35 um

This macro-cell is a low power, general purpose, 10-bit, 50kSPS, Successive Approximation Register (SAR) Analog-to-Digital Conver…

Overview

This macro-cell is a low power, general purpose, 10-bit, 50kSPS, Successive Approximation Register (SAR) Analog-to-Digital Converter (ADC) core designed for X-FAB 0.35μm XH035 CMOS technology.

The circuit uses one 3.3V analog supply and one 3.3V digital supply and is targeted for microcontroller applications.

The core is easily retargeted to any other CMOS technology with R-poly devices.

Key features

  • General purpose SAR ADC
  • 10-bit resolution, 50kSPS speed
  • avdd=3.3V, dvdd=3.3V
  • Current consumption = 105µA (in activemode)
  • INL=±0.5LSB,DNL=±0.5LSB
  • Indicative area:0.19mm2

Block Diagram

Specifications

Identity

Part Number
CM2013ae
Vendor
Chipus Microelectronics
Type
Silicon IP

Analog

Resolution bits
10 Bit

Files

Note: some files may require an NDA depending on provider policy.

Provider

Chipus Microelectronics
HQ: Brazil
Chipus Microelectronics (ISO 9001:2015 certified) is a semiconductor company focused on the development of mixed-signal ASICs, intellectual property (IP) blocks and IC design services. The company has more than 200 analog IP blocks in process nodes from 22nm to 0.35um of various foundries. Since its foundation in 2008, Chipus has worked with customers worldwide (South and North America, Europe, and Asia) with firm commitment and flexible client support. Besides analog and mixed-signal expertise, Chipus also offers custom digital IC design services having successfully delivered designs in FINFET technologies from RTL to backend. Headquartered in Florianópolis, Brazil, Chipus has a US subsidiary in Silicon Valley and sales teams in both USA and Europe.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is 10-bit 50kSPS SAR ADC - 10 bits, 50kSPS, 4 multiplexed inputs - XFAB 0.35 um?

10-bit 50kSPS SAR ADC - 10 bits, 50kSPS, 4 multiplexed inputs - XFAB 0.35 um is a ADC IP core from Chipus Microelectronics listed on Semi IP Hub.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP