Vendor: Global UniChip Corp. (GUC) Category: ADC

65nm LP 2.5V/1.2V 12bit 40Mhz Pipelined ADC [2ch]

The IGAADCR05A is a two channels analog-to-digital converter with 12-bit resolution.

TSMC 65nm LP In Production View all specifications

Overview

The IGAADCR05A is a two channels analog-to-digital converter with 12-bit resolution. This IP contains two sample-and-holds, two 10bit ADCs, reference generator, and parallel digital interface. The reference voltage can be controlled by external inputs or generated by internal circuit.
A power down mode is available to disable the ADC and cut-off the power supplies to this IP for lower power dissipation in standby mode.

Key features

  • 1. 65nm 2.5V/1.2V logic low power CMOS process with 1P6M layout, Area = 1.2mm2
  • 2. 12-bit resolution
  • 3. Differential 1Vppd or single-end 1Vpp input voltage range
  • 4. Operation temperature range: -40C~85C
  • 5. DNL < +/- 1.5LSB, INL < +/- 2.5LSB
  • 6. Power down mode is available

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
TSMC 65nm LP In Production

Specifications

Identity

Part Number
IGAADCR05A
Vendor
Global UniChip Corp. (GUC)

Provider

Global UniChip Corp. (GUC)
HQ: Taiwan
Global Unichip Corp. (GUC), a dedicated full service SoC (System On Chip) Design Foundry based in Taiwan, was founded in 1998. GUC provides total solutions from silicon-proven IPs to complex time-to-market SoC turnkey services. GUC is committed to providing the most advanced and the best price-performance silicon solutions through close partnership with TSMC, GUC major shareholder, and other key packaging and testing power houses. With state of the art EDA tools, advanced methodologies, and experienced technical team, GUC ensures the highest quality and lowest risks to achieve first silicon success. GUC has established a global customer base throughout Greater China, Japan, Korea, North America, and Europe. Its track-record in complex SoC designs has brought benefits to customers in time to revenue at the lowest risk.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is 65nm LP 2.5V/1.2V 12bit 40Mhz Pipelined ADC [2ch]?

65nm LP 2.5V/1.2V 12bit 40Mhz Pipelined ADC [2ch] is a ADC IP core from Global UniChip Corp. (GUC) listed on Semi IP Hub. It is listed with support for tsmc In Production.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP