Vendor: Tetrivis Category: ADC

12-bit 40nm 1.1V 64MHz-to-340MHz continuous-time Delta-Sigma ADC

The silicon-validated TRV103GFY40LP IP is a 1.1V low-power 12-bit 64MHz-to-340MHz continuous-time Delta-Sigma ADC with OSR of 32 …

GlobalFoundries 40nm Silicon Proven View all specifications

Overview

The silicon-validated TRV103GFY40LP IP is a 1.1V low-power 12-bit 64MHz-to-340MHz continuous-time Delta-Sigma ADC with OSR of 32 and implemented in Global Foundry Low-Power 40nm CMOS process technology. Its scalable 1MHz to 5.3125MHz signal bandwidth makes it especially suitable for use in wireless and broadcast integrated circuit subsystems (LTE, WiMAX, DAB, DAB+, FM, HDFM, DRM, etc).

Key features

  • Integrated Dual-Channel Continuous-time Delta-Sigma Modulator (I + Q)
  • Integrated Dual decimate-by-8 Cascaded-Integrator-Comb Decimation Filter
  • Integrated Common-Mode Reference Generator
  • Integrated Feedback DAC Positive and Negative Reference Generator
  • Integrated Delta-Sigma Modulator Loop Filter RC Calibration Engine
  • Scalable Power Consumption
  • Two's Complement data output
  • 65dB SNR
  • 70dB SFDR

Block Diagram

Benefits

  • Low-power fully-featured 12-bit ADC with completely integrated reference generators and calibration engines.

Applications

  • ADC is suitable for embedding in ASIC and SoC subsystems for:
  • LTE, WiMAX, DAB, DAB+, FM, HDFM, DRM and many more

What’s Included?

  • Behavioural Models
  • Timing Models
  • GDSII Layout Database
  • Netlist for LVS verification
  • Usage and Integration Guidelines
  • Databook

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
GlobalFoundries 40nm 40 400 nm Silicon Proven

Specifications

Identity

Part Number
TRV103GFY40LP
Vendor
Tetrivis

Provider

Tetrivis
HQ: United Kingdom
Tetrivis provides Analogue, Mixed-Signal, RF and mm-Wave Integrated Circuit design/consulting services and develops ASICs and IP subsystems ranging from DC to 35GHz in Bipolar, BiCMOS and CMOS process technologies (0.5um to 22nm nodes). Tetrivis has put together an IP portfolio in a variety of nanometer-CMOS process nodes encompassing high-performance and low-power data converter, clock synthesis, RF, baseband and power management functions. Tetrivis has been expending research and development effort in providing innovative smart antenna chipset design architectures for use in the emerging LEOSAT market. With extensive experience in the latest IC tear-down and debug methodologies including Focused-Ion-Beam (FIB) debugging, Tetrivis can help you track down and repair problems on your designs. With a plethora of customers and collaborators across the semiconductor industry, we are well positioned to meet your various high-performance integrated circuit design needs.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is 12-bit 40nm 1.1V 64MHz-to-340MHz continuous-time Delta-Sigma ADC?

12-bit 40nm 1.1V 64MHz-to-340MHz continuous-time Delta-Sigma ADC is a ADC IP core from Tetrivis listed on Semi IP Hub. It is listed with support for globalfoundries Silicon Proven.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP