Vendor: T2M GmbH Category: ADC

12-bit 1Msps Very low power SAR ADC silicon proven in 28nm

This is a 12-bit Successive Approximation Analog-to-Digital Converter (ADC) that operates up to 1MS/s.

Overview

This is a 12-bit Successive Approximation Analog-to-Digital Converter (ADC) that operates up to 1MS/s. The ADC has excellent linearity with a small footprint. The ADC power scales linearly with clock speed.
This converter has excellent SNR & SFDR performances.

Key features

  • • 12-bit SAR ADC up-to 1MS/s conversion rate.
  • • Zero DC power
  • • Single-ended/ Differential input
  • • 4-input channels
  • • Very low power consumption
  • • Power down modes selection
  • • Extra Low power mode catering to low speed conversions
  • • Multiple Resolution Modes: 8/10/12 bit mode selection
  • • Multiple Conversion Modes: Continuous conversion, single conversion
  • • Extended sampling mode support
  • • External & internal reference mode supported
  • • Asynchronous & Synchronous conversion mode
  • • Self-calibrating gain/offset
  • • Hardware averaging (optional)
  • • Window watchdog mode (optional)
  • Applications:

Applications

  • • Microcontroller
  • • Industrial Instrumentation
  • • Broadband Wireless communication
  • • STB/Automotive

Specifications

Identity

Part Number
12-bit 1Msps SAR ADC
Vendor
T2M GmbH

Provider

T2M GmbH
T2M GmbH is the leading Global Technology Company supplying state of the art complex semiconductor connectivity IPs and KGDs, enabling the creation of complex connected devices for Mobile, IoT and Wearable markets. T2M's unique SoC White Box IPs are the design database of mass production RF connectivity chips supporting standards including Wifi, BT, BLE, Zigbee, NFC, LTE, GSM, GNS. They are available in source code as well as KGD for SIP / modules. With offices in USA, Europe, China, Taiwan, South Korea, Japan, Singapore and India, T2M’s highly experienced team provides local support, accelerating product development and Time 2 Market.

Learn more about ADC IP core

Uncertainty-Guided Live Measurement Sequencing for Fast SAR ADC Linearity Testing

This paper introduces a novel closed-loop testing methodology for efficient linearity testing of high-resolution Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs). Existing test strategies, including histogram-based approaches, sine wave testing, and model-driven reconstruction, often rely on dense data acquisition followed by offline post-processing, which increases overall test time and complexity.

Three ways of looking at a sigma-delta ADC device

The growing availability of digital ICs like microcontrollers, microprocessors, and field-programmable gate arrays (FPGAs) allows developers to use complex digital processing techniques rather than analog signal conditioning. For this reason, analog-to-digital converters (ADCs) have become a widely-used component in mixed-signal circuits.

Specifying a PLL Part 1: Calculating PLL Clock Spur Requirements from ADC or DAC SFDR

In high end RF systems, such as 5G radios, the requirements are so stringent that the source of this strongest unwanted tone can be the PLL. This article outlines how spurs in the input clock to the ADC or DAC may limit the SFDR. This in turn will set the requirements for the spurs for the input clock (from a PLL), in order to achieve a specific SFDR.

Save power in IoT SoCs by leveraging ADC characteristics

Power-sensitive applications such as Internet-of-Things (IoT) require a comprehensive power savings strategy within the system-on-chip (SoC). Techniques relying solely on the use of traditional power down modes and low supply voltage may not be enough to achieve the required power targets. The analog block is often assumed to be too sensitive and not compatible with aggressive power management techniques.

High Speed ADC Data Transfer

When continuously running a high speed ADC, it can be a challenge to deal with the firehose of raw data available at the output. To use City Semiconductor’s 2.5 GS/s 12-bit ADC, for example, 30 gigabits per second of data have to be accepted.

Frequently asked questions about ADC IP cores

What is 12-bit 1Msps Very low power SAR ADC silicon proven in 28nm?

12-bit 1Msps Very low power SAR ADC silicon proven in 28nm is a ADC IP core from T2M GmbH listed on Semi IP Hub.

How should engineers evaluate this ADC?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this ADC IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP